cpu.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * QEMU LatticeMico32 CPU
  3. *
  4. * Copyright (c) 2012 SUSE LINUX Products GmbH
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2.1 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see
  18. * <http://www.gnu.org/licenses/lgpl-2.1.html>
  19. */
  20. #include "cpu.h"
  21. #include "qemu-common.h"
  22. static void lm32_cpu_set_pc(CPUState *cs, vaddr value)
  23. {
  24. LM32CPU *cpu = LM32_CPU(cs);
  25. cpu->env.pc = value;
  26. }
  27. /* Sort alphabetically by type name. */
  28. static gint lm32_cpu_list_compare(gconstpointer a, gconstpointer b)
  29. {
  30. ObjectClass *class_a = (ObjectClass *)a;
  31. ObjectClass *class_b = (ObjectClass *)b;
  32. const char *name_a, *name_b;
  33. name_a = object_class_get_name(class_a);
  34. name_b = object_class_get_name(class_b);
  35. return strcmp(name_a, name_b);
  36. }
  37. static void lm32_cpu_list_entry(gpointer data, gpointer user_data)
  38. {
  39. ObjectClass *oc = data;
  40. CPUListState *s = user_data;
  41. const char *typename = object_class_get_name(oc);
  42. char *name;
  43. name = g_strndup(typename, strlen(typename) - strlen("-" TYPE_LM32_CPU));
  44. (*s->cpu_fprintf)(s->file, " %s\n", name);
  45. g_free(name);
  46. }
  47. void lm32_cpu_list(FILE *f, fprintf_function cpu_fprintf)
  48. {
  49. CPUListState s = {
  50. .file = f,
  51. .cpu_fprintf = cpu_fprintf,
  52. };
  53. GSList *list;
  54. list = object_class_get_list(TYPE_LM32_CPU, false);
  55. list = g_slist_sort(list, lm32_cpu_list_compare);
  56. (*cpu_fprintf)(f, "Available CPUs:\n");
  57. g_slist_foreach(list, lm32_cpu_list_entry, &s);
  58. g_slist_free(list);
  59. }
  60. static void lm32_cpu_init_cfg_reg(LM32CPU *cpu)
  61. {
  62. CPULM32State *env = &cpu->env;
  63. uint32_t cfg = 0;
  64. if (cpu->features & LM32_FEATURE_MULTIPLY) {
  65. cfg |= CFG_M;
  66. }
  67. if (cpu->features & LM32_FEATURE_DIVIDE) {
  68. cfg |= CFG_D;
  69. }
  70. if (cpu->features & LM32_FEATURE_SHIFT) {
  71. cfg |= CFG_S;
  72. }
  73. if (cpu->features & LM32_FEATURE_SIGN_EXTEND) {
  74. cfg |= CFG_X;
  75. }
  76. if (cpu->features & LM32_FEATURE_I_CACHE) {
  77. cfg |= CFG_IC;
  78. }
  79. if (cpu->features & LM32_FEATURE_D_CACHE) {
  80. cfg |= CFG_DC;
  81. }
  82. if (cpu->features & LM32_FEATURE_CYCLE_COUNT) {
  83. cfg |= CFG_CC;
  84. }
  85. cfg |= (cpu->num_interrupts << CFG_INT_SHIFT);
  86. cfg |= (cpu->num_breakpoints << CFG_BP_SHIFT);
  87. cfg |= (cpu->num_watchpoints << CFG_WP_SHIFT);
  88. cfg |= (cpu->revision << CFG_REV_SHIFT);
  89. env->cfg = cfg;
  90. }
  91. static bool lm32_cpu_has_work(CPUState *cs)
  92. {
  93. return cs->interrupt_request & CPU_INTERRUPT_HARD;
  94. }
  95. /* CPUClass::reset() */
  96. static void lm32_cpu_reset(CPUState *s)
  97. {
  98. LM32CPU *cpu = LM32_CPU(s);
  99. LM32CPUClass *lcc = LM32_CPU_GET_CLASS(cpu);
  100. CPULM32State *env = &cpu->env;
  101. lcc->parent_reset(s);
  102. /* reset cpu state */
  103. memset(env, 0, offsetof(CPULM32State, eba));
  104. lm32_cpu_init_cfg_reg(cpu);
  105. tlb_flush(s, 1);
  106. }
  107. static void lm32_cpu_realizefn(DeviceState *dev, Error **errp)
  108. {
  109. CPUState *cs = CPU(dev);
  110. LM32CPUClass *lcc = LM32_CPU_GET_CLASS(dev);
  111. cpu_reset(cs);
  112. qemu_init_vcpu(cs);
  113. lcc->parent_realize(dev, errp);
  114. }
  115. static void lm32_cpu_initfn(Object *obj)
  116. {
  117. CPUState *cs = CPU(obj);
  118. LM32CPU *cpu = LM32_CPU(obj);
  119. CPULM32State *env = &cpu->env;
  120. static bool tcg_initialized;
  121. cs->env_ptr = env;
  122. cpu_exec_init(env);
  123. env->flags = 0;
  124. if (tcg_enabled() && !tcg_initialized) {
  125. tcg_initialized = true;
  126. lm32_translate_init();
  127. cpu_set_debug_excp_handler(lm32_debug_excp_handler);
  128. }
  129. }
  130. static void lm32_basic_cpu_initfn(Object *obj)
  131. {
  132. LM32CPU *cpu = LM32_CPU(obj);
  133. cpu->revision = 3;
  134. cpu->num_interrupts = 32;
  135. cpu->num_breakpoints = 4;
  136. cpu->num_watchpoints = 4;
  137. cpu->features = LM32_FEATURE_SHIFT
  138. | LM32_FEATURE_SIGN_EXTEND
  139. | LM32_FEATURE_CYCLE_COUNT;
  140. }
  141. static void lm32_standard_cpu_initfn(Object *obj)
  142. {
  143. LM32CPU *cpu = LM32_CPU(obj);
  144. cpu->revision = 3;
  145. cpu->num_interrupts = 32;
  146. cpu->num_breakpoints = 4;
  147. cpu->num_watchpoints = 4;
  148. cpu->features = LM32_FEATURE_MULTIPLY
  149. | LM32_FEATURE_DIVIDE
  150. | LM32_FEATURE_SHIFT
  151. | LM32_FEATURE_SIGN_EXTEND
  152. | LM32_FEATURE_I_CACHE
  153. | LM32_FEATURE_CYCLE_COUNT;
  154. }
  155. static void lm32_full_cpu_initfn(Object *obj)
  156. {
  157. LM32CPU *cpu = LM32_CPU(obj);
  158. cpu->revision = 3;
  159. cpu->num_interrupts = 32;
  160. cpu->num_breakpoints = 4;
  161. cpu->num_watchpoints = 4;
  162. cpu->features = LM32_FEATURE_MULTIPLY
  163. | LM32_FEATURE_DIVIDE
  164. | LM32_FEATURE_SHIFT
  165. | LM32_FEATURE_SIGN_EXTEND
  166. | LM32_FEATURE_I_CACHE
  167. | LM32_FEATURE_D_CACHE
  168. | LM32_FEATURE_CYCLE_COUNT;
  169. }
  170. typedef struct LM32CPUInfo {
  171. const char *name;
  172. void (*initfn)(Object *obj);
  173. } LM32CPUInfo;
  174. static const LM32CPUInfo lm32_cpus[] = {
  175. {
  176. .name = "lm32-basic",
  177. .initfn = lm32_basic_cpu_initfn,
  178. },
  179. {
  180. .name = "lm32-standard",
  181. .initfn = lm32_standard_cpu_initfn,
  182. },
  183. {
  184. .name = "lm32-full",
  185. .initfn = lm32_full_cpu_initfn,
  186. },
  187. };
  188. static ObjectClass *lm32_cpu_class_by_name(const char *cpu_model)
  189. {
  190. ObjectClass *oc;
  191. char *typename;
  192. if (cpu_model == NULL) {
  193. return NULL;
  194. }
  195. typename = g_strdup_printf("%s-" TYPE_LM32_CPU, cpu_model);
  196. oc = object_class_by_name(typename);
  197. g_free(typename);
  198. if (oc != NULL && (!object_class_dynamic_cast(oc, TYPE_LM32_CPU) ||
  199. object_class_is_abstract(oc))) {
  200. oc = NULL;
  201. }
  202. return oc;
  203. }
  204. static void lm32_cpu_class_init(ObjectClass *oc, void *data)
  205. {
  206. LM32CPUClass *lcc = LM32_CPU_CLASS(oc);
  207. CPUClass *cc = CPU_CLASS(oc);
  208. DeviceClass *dc = DEVICE_CLASS(oc);
  209. lcc->parent_realize = dc->realize;
  210. dc->realize = lm32_cpu_realizefn;
  211. lcc->parent_reset = cc->reset;
  212. cc->reset = lm32_cpu_reset;
  213. cc->class_by_name = lm32_cpu_class_by_name;
  214. cc->has_work = lm32_cpu_has_work;
  215. cc->do_interrupt = lm32_cpu_do_interrupt;
  216. cc->dump_state = lm32_cpu_dump_state;
  217. cc->set_pc = lm32_cpu_set_pc;
  218. cc->gdb_read_register = lm32_cpu_gdb_read_register;
  219. cc->gdb_write_register = lm32_cpu_gdb_write_register;
  220. #ifdef CONFIG_USER_ONLY
  221. cc->handle_mmu_fault = lm32_cpu_handle_mmu_fault;
  222. #else
  223. cc->get_phys_page_debug = lm32_cpu_get_phys_page_debug;
  224. cc->vmsd = &vmstate_lm32_cpu;
  225. #endif
  226. cc->gdb_num_core_regs = 32 + 7;
  227. }
  228. static void lm32_register_cpu_type(const LM32CPUInfo *info)
  229. {
  230. TypeInfo type_info = {
  231. .parent = TYPE_LM32_CPU,
  232. .instance_init = info->initfn,
  233. };
  234. type_info.name = g_strdup_printf("%s-" TYPE_LM32_CPU, info->name);
  235. type_register(&type_info);
  236. g_free((void *)type_info.name);
  237. }
  238. static const TypeInfo lm32_cpu_type_info = {
  239. .name = TYPE_LM32_CPU,
  240. .parent = TYPE_CPU,
  241. .instance_size = sizeof(LM32CPU),
  242. .instance_init = lm32_cpu_initfn,
  243. .abstract = true,
  244. .class_size = sizeof(LM32CPUClass),
  245. .class_init = lm32_cpu_class_init,
  246. };
  247. static void lm32_cpu_register_types(void)
  248. {
  249. int i;
  250. type_register_static(&lm32_cpu_type_info);
  251. for (i = 0; i < ARRAY_SIZE(lm32_cpus); i++) {
  252. lm32_register_cpu_type(&lm32_cpus[i]);
  253. }
  254. }
  255. type_init(lm32_cpu_register_types)