mst_fpga.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * PXA270-based Intel Mainstone platforms.
  3. * FPGA driver
  4. *
  5. * Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or
  6. * <akuster@mvista.com>
  7. *
  8. * This code is licensed under the GNU GPL v2.
  9. */
  10. #include "hw.h"
  11. #include "sysbus.h"
  12. /* Mainstone FPGA for extern irqs */
  13. #define FPGA_GPIO_PIN 0
  14. #define MST_NUM_IRQS 16
  15. #define MST_LEDDAT1 0x10
  16. #define MST_LEDDAT2 0x14
  17. #define MST_LEDCTRL 0x40
  18. #define MST_GPSWR 0x60
  19. #define MST_MSCWR1 0x80
  20. #define MST_MSCWR2 0x84
  21. #define MST_MSCWR3 0x88
  22. #define MST_MSCRD 0x90
  23. #define MST_INTMSKENA 0xc0
  24. #define MST_INTSETCLR 0xd0
  25. #define MST_PCMCIA0 0xe0
  26. #define MST_PCMCIA1 0xe4
  27. #define MST_PCMCIAx_READY (1 << 10)
  28. #define MST_PCMCIAx_nCD (1 << 5)
  29. #define MST_PCMCIA_CD0_IRQ 9
  30. #define MST_PCMCIA_CD1_IRQ 13
  31. typedef struct mst_irq_state{
  32. SysBusDevice busdev;
  33. qemu_irq parent;
  34. uint32_t prev_level;
  35. uint32_t leddat1;
  36. uint32_t leddat2;
  37. uint32_t ledctrl;
  38. uint32_t gpswr;
  39. uint32_t mscwr1;
  40. uint32_t mscwr2;
  41. uint32_t mscwr3;
  42. uint32_t mscrd;
  43. uint32_t intmskena;
  44. uint32_t intsetclr;
  45. uint32_t pcmcia0;
  46. uint32_t pcmcia1;
  47. }mst_irq_state;
  48. static void
  49. mst_fpga_set_irq(void *opaque, int irq, int level)
  50. {
  51. mst_irq_state *s = (mst_irq_state *)opaque;
  52. uint32_t oldint = s->intsetclr & s->intmskena;
  53. if (level)
  54. s->prev_level |= 1u << irq;
  55. else
  56. s->prev_level &= ~(1u << irq);
  57. switch(irq) {
  58. case MST_PCMCIA_CD0_IRQ:
  59. if (level)
  60. s->pcmcia0 &= ~MST_PCMCIAx_nCD;
  61. else
  62. s->pcmcia0 |= MST_PCMCIAx_nCD;
  63. break;
  64. case MST_PCMCIA_CD1_IRQ:
  65. if (level)
  66. s->pcmcia1 &= ~MST_PCMCIAx_nCD;
  67. else
  68. s->pcmcia1 |= MST_PCMCIAx_nCD;
  69. break;
  70. }
  71. if ((s->intmskena & (1u << irq)) && level)
  72. s->intsetclr |= 1u << irq;
  73. if (oldint != (s->intsetclr & s->intmskena))
  74. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  75. }
  76. static uint32_t
  77. mst_fpga_readb(void *opaque, target_phys_addr_t addr)
  78. {
  79. mst_irq_state *s = (mst_irq_state *) opaque;
  80. switch (addr) {
  81. case MST_LEDDAT1:
  82. return s->leddat1;
  83. case MST_LEDDAT2:
  84. return s->leddat2;
  85. case MST_LEDCTRL:
  86. return s->ledctrl;
  87. case MST_GPSWR:
  88. return s->gpswr;
  89. case MST_MSCWR1:
  90. return s->mscwr1;
  91. case MST_MSCWR2:
  92. return s->mscwr2;
  93. case MST_MSCWR3:
  94. return s->mscwr3;
  95. case MST_MSCRD:
  96. return s->mscrd;
  97. case MST_INTMSKENA:
  98. return s->intmskena;
  99. case MST_INTSETCLR:
  100. return s->intsetclr;
  101. case MST_PCMCIA0:
  102. return s->pcmcia0;
  103. case MST_PCMCIA1:
  104. return s->pcmcia1;
  105. default:
  106. printf("Mainstone - mst_fpga_readb: Bad register offset "
  107. "0x" TARGET_FMT_plx "\n", addr);
  108. }
  109. return 0;
  110. }
  111. static void
  112. mst_fpga_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
  113. {
  114. mst_irq_state *s = (mst_irq_state *) opaque;
  115. value &= 0xffffffff;
  116. switch (addr) {
  117. case MST_LEDDAT1:
  118. s->leddat1 = value;
  119. break;
  120. case MST_LEDDAT2:
  121. s->leddat2 = value;
  122. break;
  123. case MST_LEDCTRL:
  124. s->ledctrl = value;
  125. break;
  126. case MST_GPSWR:
  127. s->gpswr = value;
  128. break;
  129. case MST_MSCWR1:
  130. s->mscwr1 = value;
  131. break;
  132. case MST_MSCWR2:
  133. s->mscwr2 = value;
  134. break;
  135. case MST_MSCWR3:
  136. s->mscwr3 = value;
  137. break;
  138. case MST_MSCRD:
  139. s->mscrd = value;
  140. break;
  141. case MST_INTMSKENA: /* Mask interrupt */
  142. s->intmskena = (value & 0xFEEFF);
  143. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  144. break;
  145. case MST_INTSETCLR: /* clear or set interrupt */
  146. s->intsetclr = (value & 0xFEEFF);
  147. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  148. break;
  149. /* For PCMCIAx allow the to change only power and reset */
  150. case MST_PCMCIA0:
  151. s->pcmcia0 = (value & 0x1f) | (s->pcmcia0 & ~0x1f);
  152. break;
  153. case MST_PCMCIA1:
  154. s->pcmcia1 = (value & 0x1f) | (s->pcmcia1 & ~0x1f);
  155. break;
  156. default:
  157. printf("Mainstone - mst_fpga_writeb: Bad register offset "
  158. "0x" TARGET_FMT_plx "\n", addr);
  159. }
  160. }
  161. static CPUReadMemoryFunc * const mst_fpga_readfn[] = {
  162. mst_fpga_readb,
  163. mst_fpga_readb,
  164. mst_fpga_readb,
  165. };
  166. static CPUWriteMemoryFunc * const mst_fpga_writefn[] = {
  167. mst_fpga_writeb,
  168. mst_fpga_writeb,
  169. mst_fpga_writeb,
  170. };
  171. static int mst_fpga_post_load(void *opaque, int version_id)
  172. {
  173. mst_irq_state *s = (mst_irq_state *) opaque;
  174. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  175. return 0;
  176. }
  177. static int mst_fpga_init(SysBusDevice *dev)
  178. {
  179. mst_irq_state *s;
  180. int iomemtype;
  181. s = FROM_SYSBUS(mst_irq_state, dev);
  182. s->pcmcia0 = MST_PCMCIAx_READY | MST_PCMCIAx_nCD;
  183. s->pcmcia1 = MST_PCMCIAx_READY | MST_PCMCIAx_nCD;
  184. sysbus_init_irq(dev, &s->parent);
  185. /* alloc the external 16 irqs */
  186. qdev_init_gpio_in(&dev->qdev, mst_fpga_set_irq, MST_NUM_IRQS);
  187. iomemtype = cpu_register_io_memory(mst_fpga_readfn,
  188. mst_fpga_writefn, s, DEVICE_NATIVE_ENDIAN);
  189. sysbus_init_mmio(dev, 0x00100000, iomemtype);
  190. return 0;
  191. }
  192. static VMStateDescription vmstate_mst_fpga_regs = {
  193. .name = "mainstone_fpga",
  194. .version_id = 0,
  195. .minimum_version_id = 0,
  196. .minimum_version_id_old = 0,
  197. .post_load = mst_fpga_post_load,
  198. .fields = (VMStateField []) {
  199. VMSTATE_UINT32(prev_level, mst_irq_state),
  200. VMSTATE_UINT32(leddat1, mst_irq_state),
  201. VMSTATE_UINT32(leddat2, mst_irq_state),
  202. VMSTATE_UINT32(ledctrl, mst_irq_state),
  203. VMSTATE_UINT32(gpswr, mst_irq_state),
  204. VMSTATE_UINT32(mscwr1, mst_irq_state),
  205. VMSTATE_UINT32(mscwr2, mst_irq_state),
  206. VMSTATE_UINT32(mscwr3, mst_irq_state),
  207. VMSTATE_UINT32(mscrd, mst_irq_state),
  208. VMSTATE_UINT32(intmskena, mst_irq_state),
  209. VMSTATE_UINT32(intsetclr, mst_irq_state),
  210. VMSTATE_UINT32(pcmcia0, mst_irq_state),
  211. VMSTATE_UINT32(pcmcia1, mst_irq_state),
  212. VMSTATE_END_OF_LIST(),
  213. },
  214. };
  215. static SysBusDeviceInfo mst_fpga_info = {
  216. .init = mst_fpga_init,
  217. .qdev.name = "mainstone-fpga",
  218. .qdev.desc = "Mainstone II FPGA",
  219. .qdev.size = sizeof(mst_irq_state),
  220. .qdev.vmsd = &vmstate_mst_fpga_regs,
  221. };
  222. static void mst_fpga_register(void)
  223. {
  224. sysbus_register_withprop(&mst_fpga_info);
  225. }
  226. device_init(mst_fpga_register);