2
0

xilinx_zynq.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * Xilinx Zynq Baseboard System emulation.
  3. *
  4. * Copyright (c) 2010 Xilinx.
  5. * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
  6. * Copyright (c) 2012 Petalogix Pty Ltd.
  7. * Written by Haibing Ma
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "qemu/osdep.h"
  18. #include "qemu/units.h"
  19. #include "qapi/error.h"
  20. #include "cpu.h"
  21. #include "hw/sysbus.h"
  22. #include "hw/arm/boot.h"
  23. #include "net/net.h"
  24. #include "exec/address-spaces.h"
  25. #include "sysemu/sysemu.h"
  26. #include "hw/boards.h"
  27. #include "hw/block/flash.h"
  28. #include "hw/loader.h"
  29. #include "hw/misc/zynq-xadc.h"
  30. #include "hw/ssi/ssi.h"
  31. #include "qemu/error-report.h"
  32. #include "hw/sd/sdhci.h"
  33. #include "hw/char/cadence_uart.h"
  34. #include "hw/net/cadence_gem.h"
  35. #include "hw/cpu/a9mpcore.h"
  36. #define NUM_SPI_FLASHES 4
  37. #define NUM_QSPI_FLASHES 2
  38. #define NUM_QSPI_BUSSES 2
  39. #define FLASH_SIZE (64 * 1024 * 1024)
  40. #define FLASH_SECTOR_SIZE (128 * 1024)
  41. #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
  42. #define MPCORE_PERIPHBASE 0xF8F00000
  43. #define ZYNQ_BOARD_MIDR 0x413FC090
  44. static const int dma_irqs[8] = {
  45. 46, 47, 48, 49, 72, 73, 74, 75
  46. };
  47. #define BOARD_SETUP_ADDR 0x100
  48. #define SLCR_LOCK_OFFSET 0x004
  49. #define SLCR_UNLOCK_OFFSET 0x008
  50. #define SLCR_ARM_PLL_OFFSET 0x100
  51. #define SLCR_XILINX_UNLOCK_KEY 0xdf0d
  52. #define SLCR_XILINX_LOCK_KEY 0x767b
  53. #define ZYNQ_SDHCI_CAPABILITIES 0x69ec0080 /* Datasheet: UG585 (v1.12.1) */
  54. #define ARMV7_IMM16(x) (extract32((x), 0, 12) | \
  55. extract32((x), 12, 4) << 16)
  56. /* Write immediate val to address r0 + addr. r0 should contain base offset
  57. * of the SLCR block. Clobbers r1.
  58. */
  59. #define SLCR_WRITE(addr, val) \
  60. 0xe3001000 + ARMV7_IMM16(extract32((val), 0, 16)), /* movw r1 ... */ \
  61. 0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \
  62. 0xe5801000 + (addr)
  63. static void zynq_write_board_setup(ARMCPU *cpu,
  64. const struct arm_boot_info *info)
  65. {
  66. int n;
  67. uint32_t board_setup_blob[] = {
  68. 0xe3a004f8, /* mov r0, #0xf8000000 */
  69. SLCR_WRITE(SLCR_UNLOCK_OFFSET, SLCR_XILINX_UNLOCK_KEY),
  70. SLCR_WRITE(SLCR_ARM_PLL_OFFSET, 0x00014008),
  71. SLCR_WRITE(SLCR_LOCK_OFFSET, SLCR_XILINX_LOCK_KEY),
  72. 0xe12fff1e, /* bx lr */
  73. };
  74. for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) {
  75. board_setup_blob[n] = tswap32(board_setup_blob[n]);
  76. }
  77. rom_add_blob_fixed("board-setup", board_setup_blob,
  78. sizeof(board_setup_blob), BOARD_SETUP_ADDR);
  79. }
  80. static struct arm_boot_info zynq_binfo = {};
  81. static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq)
  82. {
  83. DeviceState *dev;
  84. SysBusDevice *s;
  85. dev = qdev_create(NULL, TYPE_CADENCE_GEM);
  86. if (nd->used) {
  87. qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
  88. qdev_set_nic_properties(dev, nd);
  89. }
  90. qdev_init_nofail(dev);
  91. s = SYS_BUS_DEVICE(dev);
  92. sysbus_mmio_map(s, 0, base);
  93. sysbus_connect_irq(s, 0, irq);
  94. }
  95. static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
  96. bool is_qspi)
  97. {
  98. DeviceState *dev;
  99. SysBusDevice *busdev;
  100. SSIBus *spi;
  101. DeviceState *flash_dev;
  102. int i, j;
  103. int num_busses = is_qspi ? NUM_QSPI_BUSSES : 1;
  104. int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES;
  105. dev = qdev_create(NULL, is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi");
  106. qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1);
  107. qdev_prop_set_uint8(dev, "num-ss-bits", num_ss);
  108. qdev_prop_set_uint8(dev, "num-busses", num_busses);
  109. qdev_init_nofail(dev);
  110. busdev = SYS_BUS_DEVICE(dev);
  111. sysbus_mmio_map(busdev, 0, base_addr);
  112. if (is_qspi) {
  113. sysbus_mmio_map(busdev, 1, 0xFC000000);
  114. }
  115. sysbus_connect_irq(busdev, 0, irq);
  116. for (i = 0; i < num_busses; ++i) {
  117. char bus_name[16];
  118. qemu_irq cs_line;
  119. snprintf(bus_name, 16, "spi%d", i);
  120. spi = (SSIBus *)qdev_get_child_bus(dev, bus_name);
  121. for (j = 0; j < num_ss; ++j) {
  122. DriveInfo *dinfo = drive_get_next(IF_MTD);
  123. flash_dev = ssi_create_slave_no_init(spi, "n25q128");
  124. if (dinfo) {
  125. qdev_prop_set_drive(flash_dev, "drive",
  126. blk_by_legacy_dinfo(dinfo), &error_fatal);
  127. }
  128. qdev_init_nofail(flash_dev);
  129. cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
  130. sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line);
  131. }
  132. }
  133. }
  134. static void zynq_init(MachineState *machine)
  135. {
  136. ram_addr_t ram_size = machine->ram_size;
  137. ARMCPU *cpu;
  138. MemoryRegion *address_space_mem = get_system_memory();
  139. MemoryRegion *ext_ram = g_new(MemoryRegion, 1);
  140. MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
  141. DeviceState *dev;
  142. SysBusDevice *busdev;
  143. qemu_irq pic[64];
  144. int n;
  145. cpu = ARM_CPU(object_new(machine->cpu_type));
  146. /* By default A9 CPUs have EL3 enabled. This board does not
  147. * currently support EL3 so the CPU EL3 property is disabled before
  148. * realization.
  149. */
  150. if (object_property_find(OBJECT(cpu), "has_el3", NULL)) {
  151. object_property_set_bool(OBJECT(cpu), false, "has_el3", &error_fatal);
  152. }
  153. object_property_set_int(OBJECT(cpu), ZYNQ_BOARD_MIDR, "midr",
  154. &error_fatal);
  155. object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar",
  156. &error_fatal);
  157. object_property_set_bool(OBJECT(cpu), true, "realized", &error_fatal);
  158. /* max 2GB ram */
  159. if (ram_size > 0x80000000) {
  160. ram_size = 0x80000000;
  161. }
  162. /* DDR remapped to address zero. */
  163. memory_region_allocate_system_memory(ext_ram, NULL, "zynq.ext_ram",
  164. ram_size);
  165. memory_region_add_subregion(address_space_mem, 0, ext_ram);
  166. /* 256K of on-chip memory */
  167. memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB,
  168. &error_fatal);
  169. memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
  170. DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
  171. /* AMD */
  172. pflash_cfi02_register(0xe2000000, "zynq.pflash", FLASH_SIZE,
  173. dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
  174. FLASH_SECTOR_SIZE, 1,
  175. 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
  176. 0);
  177. dev = qdev_create(NULL, "xilinx,zynq_slcr");
  178. qdev_init_nofail(dev);
  179. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000);
  180. dev = qdev_create(NULL, TYPE_A9MPCORE_PRIV);
  181. qdev_prop_set_uint32(dev, "num-cpu", 1);
  182. qdev_init_nofail(dev);
  183. busdev = SYS_BUS_DEVICE(dev);
  184. sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
  185. sysbus_connect_irq(busdev, 0,
  186. qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
  187. for (n = 0; n < 64; n++) {
  188. pic[n] = qdev_get_gpio_in(dev, n);
  189. }
  190. zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false);
  191. zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false);
  192. zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true);
  193. sysbus_create_simple("xlnx,ps7-usb", 0xE0002000, pic[53-IRQ_OFFSET]);
  194. sysbus_create_simple("xlnx,ps7-usb", 0xE0003000, pic[76-IRQ_OFFSET]);
  195. cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hd(0));
  196. cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hd(1));
  197. sysbus_create_varargs("cadence_ttc", 0xF8001000,
  198. pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
  199. sysbus_create_varargs("cadence_ttc", 0xF8002000,
  200. pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
  201. gem_init(&nd_table[0], 0xE000B000, pic[54-IRQ_OFFSET]);
  202. gem_init(&nd_table[1], 0xE000C000, pic[77-IRQ_OFFSET]);
  203. for (n = 0; n < 2; n++) {
  204. int hci_irq = n ? 79 : 56;
  205. hwaddr hci_addr = n ? 0xE0101000 : 0xE0100000;
  206. DriveInfo *di;
  207. BlockBackend *blk;
  208. DeviceState *carddev;
  209. /* Compatible with:
  210. * - SD Host Controller Specification Version 2.0 Part A2
  211. * - SDIO Specification Version 2.0
  212. * - MMC Specification Version 3.31
  213. */
  214. dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI);
  215. qdev_prop_set_uint8(dev, "sd-spec-version", 2);
  216. qdev_prop_set_uint64(dev, "capareg", ZYNQ_SDHCI_CAPABILITIES);
  217. qdev_init_nofail(dev);
  218. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, hci_addr);
  219. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[hci_irq - IRQ_OFFSET]);
  220. di = drive_get_next(IF_SD);
  221. blk = di ? blk_by_legacy_dinfo(di) : NULL;
  222. carddev = qdev_create(qdev_get_child_bus(dev, "sd-bus"), TYPE_SD_CARD);
  223. qdev_prop_set_drive(carddev, "drive", blk, &error_fatal);
  224. object_property_set_bool(OBJECT(carddev), true, "realized",
  225. &error_fatal);
  226. }
  227. dev = qdev_create(NULL, TYPE_ZYNQ_XADC);
  228. qdev_init_nofail(dev);
  229. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8007100);
  230. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-IRQ_OFFSET]);
  231. dev = qdev_create(NULL, "pl330");
  232. qdev_prop_set_uint8(dev, "num_chnls", 8);
  233. qdev_prop_set_uint8(dev, "num_periph_req", 4);
  234. qdev_prop_set_uint8(dev, "num_events", 16);
  235. qdev_prop_set_uint8(dev, "data_width", 64);
  236. qdev_prop_set_uint8(dev, "wr_cap", 8);
  237. qdev_prop_set_uint8(dev, "wr_q_dep", 16);
  238. qdev_prop_set_uint8(dev, "rd_cap", 8);
  239. qdev_prop_set_uint8(dev, "rd_q_dep", 16);
  240. qdev_prop_set_uint16(dev, "data_buffer_dep", 256);
  241. qdev_init_nofail(dev);
  242. busdev = SYS_BUS_DEVICE(dev);
  243. sysbus_mmio_map(busdev, 0, 0xF8003000);
  244. sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */
  245. for (n = 0; n < ARRAY_SIZE(dma_irqs); ++n) { /* event irqs */
  246. sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]);
  247. }
  248. dev = qdev_create(NULL, "xlnx.ps7-dev-cfg");
  249. qdev_init_nofail(dev);
  250. busdev = SYS_BUS_DEVICE(dev);
  251. sysbus_connect_irq(busdev, 0, pic[40 - IRQ_OFFSET]);
  252. sysbus_mmio_map(busdev, 0, 0xF8007000);
  253. zynq_binfo.ram_size = ram_size;
  254. zynq_binfo.nb_cpus = 1;
  255. zynq_binfo.board_id = 0xd32;
  256. zynq_binfo.loader_start = 0;
  257. zynq_binfo.board_setup_addr = BOARD_SETUP_ADDR;
  258. zynq_binfo.write_board_setup = zynq_write_board_setup;
  259. arm_load_kernel(ARM_CPU(first_cpu), machine, &zynq_binfo);
  260. }
  261. static void zynq_machine_init(MachineClass *mc)
  262. {
  263. mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9";
  264. mc->init = zynq_init;
  265. mc->max_cpus = 1;
  266. mc->no_sdcard = 1;
  267. mc->ignore_memory_transaction_failures = true;
  268. mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
  269. }
  270. DEFINE_MACHINE("xilinx-zynq-a9", zynq_machine_init)