2
0

aspeed_soc.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * ASPEED SoC family
  3. *
  4. * Andrew Jeffery <andrew@aj.id.au>
  5. * Jeremy Kerr <jk@ozlabs.org>
  6. *
  7. * Copyright 2016 IBM Corp.
  8. *
  9. * This code is licensed under the GPL version 2 or later. See
  10. * the COPYING file in the top-level directory.
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qapi/error.h"
  14. #include "cpu.h"
  15. #include "exec/address-spaces.h"
  16. #include "hw/misc/unimp.h"
  17. #include "hw/arm/aspeed_soc.h"
  18. #include "hw/char/serial.h"
  19. #include "qemu/log.h"
  20. #include "qemu/module.h"
  21. #include "qemu/error-report.h"
  22. #include "hw/i2c/aspeed_i2c.h"
  23. #include "net/net.h"
  24. #include "sysemu/sysemu.h"
  25. #define ASPEED_SOC_IOMEM_SIZE 0x00200000
  26. static const hwaddr aspeed_soc_ast2400_memmap[] = {
  27. [ASPEED_IOMEM] = 0x1E600000,
  28. [ASPEED_FMC] = 0x1E620000,
  29. [ASPEED_SPI1] = 0x1E630000,
  30. [ASPEED_VIC] = 0x1E6C0000,
  31. [ASPEED_SDMC] = 0x1E6E0000,
  32. [ASPEED_SCU] = 0x1E6E2000,
  33. [ASPEED_XDMA] = 0x1E6E7000,
  34. [ASPEED_VIDEO] = 0x1E700000,
  35. [ASPEED_ADC] = 0x1E6E9000,
  36. [ASPEED_SRAM] = 0x1E720000,
  37. [ASPEED_SDHCI] = 0x1E740000,
  38. [ASPEED_GPIO] = 0x1E780000,
  39. [ASPEED_RTC] = 0x1E781000,
  40. [ASPEED_TIMER1] = 0x1E782000,
  41. [ASPEED_WDT] = 0x1E785000,
  42. [ASPEED_PWM] = 0x1E786000,
  43. [ASPEED_LPC] = 0x1E789000,
  44. [ASPEED_IBT] = 0x1E789140,
  45. [ASPEED_I2C] = 0x1E78A000,
  46. [ASPEED_ETH1] = 0x1E660000,
  47. [ASPEED_ETH2] = 0x1E680000,
  48. [ASPEED_UART1] = 0x1E783000,
  49. [ASPEED_UART5] = 0x1E784000,
  50. [ASPEED_VUART] = 0x1E787000,
  51. [ASPEED_SDRAM] = 0x40000000,
  52. };
  53. static const hwaddr aspeed_soc_ast2500_memmap[] = {
  54. [ASPEED_IOMEM] = 0x1E600000,
  55. [ASPEED_FMC] = 0x1E620000,
  56. [ASPEED_SPI1] = 0x1E630000,
  57. [ASPEED_SPI2] = 0x1E631000,
  58. [ASPEED_VIC] = 0x1E6C0000,
  59. [ASPEED_SDMC] = 0x1E6E0000,
  60. [ASPEED_SCU] = 0x1E6E2000,
  61. [ASPEED_XDMA] = 0x1E6E7000,
  62. [ASPEED_ADC] = 0x1E6E9000,
  63. [ASPEED_VIDEO] = 0x1E700000,
  64. [ASPEED_SRAM] = 0x1E720000,
  65. [ASPEED_SDHCI] = 0x1E740000,
  66. [ASPEED_GPIO] = 0x1E780000,
  67. [ASPEED_RTC] = 0x1E781000,
  68. [ASPEED_TIMER1] = 0x1E782000,
  69. [ASPEED_WDT] = 0x1E785000,
  70. [ASPEED_PWM] = 0x1E786000,
  71. [ASPEED_LPC] = 0x1E789000,
  72. [ASPEED_IBT] = 0x1E789140,
  73. [ASPEED_I2C] = 0x1E78A000,
  74. [ASPEED_ETH1] = 0x1E660000,
  75. [ASPEED_ETH2] = 0x1E680000,
  76. [ASPEED_UART1] = 0x1E783000,
  77. [ASPEED_UART5] = 0x1E784000,
  78. [ASPEED_VUART] = 0x1E787000,
  79. [ASPEED_SDRAM] = 0x80000000,
  80. };
  81. static const int aspeed_soc_ast2400_irqmap[] = {
  82. [ASPEED_UART1] = 9,
  83. [ASPEED_UART2] = 32,
  84. [ASPEED_UART3] = 33,
  85. [ASPEED_UART4] = 34,
  86. [ASPEED_UART5] = 10,
  87. [ASPEED_VUART] = 8,
  88. [ASPEED_FMC] = 19,
  89. [ASPEED_SDMC] = 0,
  90. [ASPEED_SCU] = 21,
  91. [ASPEED_ADC] = 31,
  92. [ASPEED_GPIO] = 20,
  93. [ASPEED_RTC] = 22,
  94. [ASPEED_TIMER1] = 16,
  95. [ASPEED_TIMER2] = 17,
  96. [ASPEED_TIMER3] = 18,
  97. [ASPEED_TIMER4] = 35,
  98. [ASPEED_TIMER5] = 36,
  99. [ASPEED_TIMER6] = 37,
  100. [ASPEED_TIMER7] = 38,
  101. [ASPEED_TIMER8] = 39,
  102. [ASPEED_WDT] = 27,
  103. [ASPEED_PWM] = 28,
  104. [ASPEED_LPC] = 8,
  105. [ASPEED_IBT] = 8, /* LPC */
  106. [ASPEED_I2C] = 12,
  107. [ASPEED_ETH1] = 2,
  108. [ASPEED_ETH2] = 3,
  109. [ASPEED_XDMA] = 6,
  110. [ASPEED_SDHCI] = 26,
  111. };
  112. #define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap
  113. static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl)
  114. {
  115. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  116. return qdev_get_gpio_in(DEVICE(&s->vic), sc->irqmap[ctrl]);
  117. }
  118. static void aspeed_soc_init(Object *obj)
  119. {
  120. AspeedSoCState *s = ASPEED_SOC(obj);
  121. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  122. int i;
  123. char socname[8];
  124. char typename[64];
  125. if (sscanf(sc->name, "%7s", socname) != 1) {
  126. g_assert_not_reached();
  127. }
  128. for (i = 0; i < sc->num_cpus; i++) {
  129. object_initialize_child(obj, "cpu[*]", OBJECT(&s->cpu[i]),
  130. sizeof(s->cpu[i]), sc->cpu_type,
  131. &error_abort, NULL);
  132. }
  133. snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
  134. sysbus_init_child_obj(obj, "scu", OBJECT(&s->scu), sizeof(s->scu),
  135. typename);
  136. qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
  137. sc->silicon_rev);
  138. object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
  139. "hw-strap1", &error_abort);
  140. object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
  141. "hw-strap2", &error_abort);
  142. object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
  143. "hw-prot-key", &error_abort);
  144. sysbus_init_child_obj(obj, "vic", OBJECT(&s->vic), sizeof(s->vic),
  145. TYPE_ASPEED_VIC);
  146. sysbus_init_child_obj(obj, "rtc", OBJECT(&s->rtc), sizeof(s->rtc),
  147. TYPE_ASPEED_RTC);
  148. snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
  149. sysbus_init_child_obj(obj, "timerctrl", OBJECT(&s->timerctrl),
  150. sizeof(s->timerctrl), typename);
  151. object_property_add_const_link(OBJECT(&s->timerctrl), "scu",
  152. OBJECT(&s->scu), &error_abort);
  153. snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
  154. sysbus_init_child_obj(obj, "i2c", OBJECT(&s->i2c), sizeof(s->i2c),
  155. typename);
  156. snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
  157. sysbus_init_child_obj(obj, "fmc", OBJECT(&s->fmc), sizeof(s->fmc),
  158. typename);
  159. object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs",
  160. &error_abort);
  161. object_property_add_alias(obj, "dram", OBJECT(&s->fmc), "dram",
  162. &error_abort);
  163. for (i = 0; i < sc->spis_num; i++) {
  164. snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
  165. sysbus_init_child_obj(obj, "spi[*]", OBJECT(&s->spi[i]),
  166. sizeof(s->spi[i]), typename);
  167. }
  168. snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
  169. sysbus_init_child_obj(obj, "sdmc", OBJECT(&s->sdmc), sizeof(s->sdmc),
  170. typename);
  171. object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
  172. "ram-size", &error_abort);
  173. object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc),
  174. "max-ram-size", &error_abort);
  175. for (i = 0; i < sc->wdts_num; i++) {
  176. snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
  177. sysbus_init_child_obj(obj, "wdt[*]", OBJECT(&s->wdt[i]),
  178. sizeof(s->wdt[i]), typename);
  179. object_property_add_const_link(OBJECT(&s->wdt[i]), "scu",
  180. OBJECT(&s->scu), &error_abort);
  181. }
  182. for (i = 0; i < sc->macs_num; i++) {
  183. sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]),
  184. sizeof(s->ftgmac100[i]), TYPE_FTGMAC100);
  185. }
  186. sysbus_init_child_obj(obj, "xdma", OBJECT(&s->xdma), sizeof(s->xdma),
  187. TYPE_ASPEED_XDMA);
  188. snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
  189. sysbus_init_child_obj(obj, "gpio", OBJECT(&s->gpio), sizeof(s->gpio),
  190. typename);
  191. sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci),
  192. TYPE_ASPEED_SDHCI);
  193. /* Init sd card slot class here so that they're under the correct parent */
  194. for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
  195. sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]),
  196. sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI);
  197. }
  198. }
  199. static void aspeed_soc_realize(DeviceState *dev, Error **errp)
  200. {
  201. int i;
  202. AspeedSoCState *s = ASPEED_SOC(dev);
  203. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  204. Error *err = NULL, *local_err = NULL;
  205. /* IO space */
  206. create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM],
  207. ASPEED_SOC_IOMEM_SIZE);
  208. /* Video engine stub */
  209. create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_VIDEO],
  210. 0x1000);
  211. if (s->num_cpus > sc->num_cpus) {
  212. warn_report("%s: invalid number of CPUs %d, using default %d",
  213. sc->name, s->num_cpus, sc->num_cpus);
  214. s->num_cpus = sc->num_cpus;
  215. }
  216. /* CPU */
  217. for (i = 0; i < s->num_cpus; i++) {
  218. object_property_set_bool(OBJECT(&s->cpu[i]), true, "realized", &err);
  219. if (err) {
  220. error_propagate(errp, err);
  221. return;
  222. }
  223. }
  224. /* SRAM */
  225. memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram",
  226. sc->sram_size, &err);
  227. if (err) {
  228. error_propagate(errp, err);
  229. return;
  230. }
  231. memory_region_add_subregion(get_system_memory(),
  232. sc->memmap[ASPEED_SRAM], &s->sram);
  233. /* SCU */
  234. object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
  235. if (err) {
  236. error_propagate(errp, err);
  237. return;
  238. }
  239. sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_SCU]);
  240. /* VIC */
  241. object_property_set_bool(OBJECT(&s->vic), true, "realized", &err);
  242. if (err) {
  243. error_propagate(errp, err);
  244. return;
  245. }
  246. sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, sc->memmap[ASPEED_VIC]);
  247. sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0,
  248. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
  249. sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1,
  250. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
  251. /* RTC */
  252. object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err);
  253. if (err) {
  254. error_propagate(errp, err);
  255. return;
  256. }
  257. sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_RTC]);
  258. sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
  259. aspeed_soc_get_irq(s, ASPEED_RTC));
  260. /* Timer */
  261. object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err);
  262. if (err) {
  263. error_propagate(errp, err);
  264. return;
  265. }
  266. sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0,
  267. sc->memmap[ASPEED_TIMER1]);
  268. for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
  269. qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_TIMER1 + i);
  270. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
  271. }
  272. /* UART - attach an 8250 to the IO space as our UART5 */
  273. if (serial_hd(0)) {
  274. qemu_irq uart5 = aspeed_soc_get_irq(s, ASPEED_UART5);
  275. serial_mm_init(get_system_memory(), sc->memmap[ASPEED_UART5], 2,
  276. uart5, 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN);
  277. }
  278. /* I2C */
  279. object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err);
  280. if (err) {
  281. error_propagate(errp, err);
  282. return;
  283. }
  284. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_I2C]);
  285. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0,
  286. aspeed_soc_get_irq(s, ASPEED_I2C));
  287. /* FMC, The number of CS is set at the board level */
  288. object_property_set_int(OBJECT(&s->fmc), sc->memmap[ASPEED_SDRAM],
  289. "sdram-base", &err);
  290. if (err) {
  291. error_propagate(errp, err);
  292. return;
  293. }
  294. object_property_set_bool(OBJECT(&s->fmc), true, "realized", &err);
  295. if (err) {
  296. error_propagate(errp, err);
  297. return;
  298. }
  299. sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_FMC]);
  300. sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1,
  301. s->fmc.ctrl->flash_window_base);
  302. sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
  303. aspeed_soc_get_irq(s, ASPEED_FMC));
  304. /* SPI */
  305. for (i = 0; i < sc->spis_num; i++) {
  306. object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err);
  307. object_property_set_bool(OBJECT(&s->spi[i]), true, "realized",
  308. &local_err);
  309. error_propagate(&err, local_err);
  310. if (err) {
  311. error_propagate(errp, err);
  312. return;
  313. }
  314. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
  315. sc->memmap[ASPEED_SPI1 + i]);
  316. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1,
  317. s->spi[i].ctrl->flash_window_base);
  318. }
  319. /* SDMC - SDRAM Memory Controller */
  320. object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err);
  321. if (err) {
  322. error_propagate(errp, err);
  323. return;
  324. }
  325. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_SDMC]);
  326. /* Watch dog */
  327. for (i = 0; i < sc->wdts_num; i++) {
  328. AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
  329. object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", &err);
  330. if (err) {
  331. error_propagate(errp, err);
  332. return;
  333. }
  334. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  335. sc->memmap[ASPEED_WDT] + i * awc->offset);
  336. }
  337. /* Net */
  338. for (i = 0; i < nb_nics && i < sc->macs_num; i++) {
  339. qdev_set_nic_properties(DEVICE(&s->ftgmac100[i]), &nd_table[i]);
  340. object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed",
  341. &err);
  342. object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "realized",
  343. &local_err);
  344. error_propagate(&err, local_err);
  345. if (err) {
  346. error_propagate(errp, err);
  347. return;
  348. }
  349. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
  350. sc->memmap[ASPEED_ETH1 + i]);
  351. sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
  352. aspeed_soc_get_irq(s, ASPEED_ETH1 + i));
  353. }
  354. /* XDMA */
  355. object_property_set_bool(OBJECT(&s->xdma), true, "realized", &err);
  356. if (err) {
  357. error_propagate(errp, err);
  358. return;
  359. }
  360. sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0,
  361. sc->memmap[ASPEED_XDMA]);
  362. sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
  363. aspeed_soc_get_irq(s, ASPEED_XDMA));
  364. /* GPIO */
  365. object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err);
  366. if (err) {
  367. error_propagate(errp, err);
  368. return;
  369. }
  370. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_GPIO]);
  371. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
  372. aspeed_soc_get_irq(s, ASPEED_GPIO));
  373. /* SDHCI */
  374. object_property_set_bool(OBJECT(&s->sdhci), true, "realized", &err);
  375. if (err) {
  376. error_propagate(errp, err);
  377. return;
  378. }
  379. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0,
  380. sc->memmap[ASPEED_SDHCI]);
  381. sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
  382. aspeed_soc_get_irq(s, ASPEED_SDHCI));
  383. }
  384. static Property aspeed_soc_properties[] = {
  385. DEFINE_PROP_UINT32("num-cpus", AspeedSoCState, num_cpus, 0),
  386. DEFINE_PROP_END_OF_LIST(),
  387. };
  388. static void aspeed_soc_class_init(ObjectClass *oc, void *data)
  389. {
  390. DeviceClass *dc = DEVICE_CLASS(oc);
  391. dc->realize = aspeed_soc_realize;
  392. /* Reason: Uses serial_hds and nd_table in realize() directly */
  393. dc->user_creatable = false;
  394. dc->props = aspeed_soc_properties;
  395. }
  396. static const TypeInfo aspeed_soc_type_info = {
  397. .name = TYPE_ASPEED_SOC,
  398. .parent = TYPE_DEVICE,
  399. .instance_size = sizeof(AspeedSoCState),
  400. .class_size = sizeof(AspeedSoCClass),
  401. .class_init = aspeed_soc_class_init,
  402. .abstract = true,
  403. };
  404. static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data)
  405. {
  406. AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
  407. sc->name = "ast2400-a1";
  408. sc->cpu_type = ARM_CPU_TYPE_NAME("arm926");
  409. sc->silicon_rev = AST2400_A1_SILICON_REV;
  410. sc->sram_size = 0x8000;
  411. sc->spis_num = 1;
  412. sc->wdts_num = 2;
  413. sc->macs_num = 2;
  414. sc->irqmap = aspeed_soc_ast2400_irqmap;
  415. sc->memmap = aspeed_soc_ast2400_memmap;
  416. sc->num_cpus = 1;
  417. }
  418. static const TypeInfo aspeed_soc_ast2400_type_info = {
  419. .name = "ast2400-a1",
  420. .parent = TYPE_ASPEED_SOC,
  421. .instance_init = aspeed_soc_init,
  422. .instance_size = sizeof(AspeedSoCState),
  423. .class_init = aspeed_soc_ast2400_class_init,
  424. };
  425. static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data)
  426. {
  427. AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
  428. sc->name = "ast2500-a1";
  429. sc->cpu_type = ARM_CPU_TYPE_NAME("arm1176");
  430. sc->silicon_rev = AST2500_A1_SILICON_REV;
  431. sc->sram_size = 0x9000;
  432. sc->spis_num = 2;
  433. sc->wdts_num = 3;
  434. sc->macs_num = 2;
  435. sc->irqmap = aspeed_soc_ast2500_irqmap;
  436. sc->memmap = aspeed_soc_ast2500_memmap;
  437. sc->num_cpus = 1;
  438. }
  439. static const TypeInfo aspeed_soc_ast2500_type_info = {
  440. .name = "ast2500-a1",
  441. .parent = TYPE_ASPEED_SOC,
  442. .instance_init = aspeed_soc_init,
  443. .instance_size = sizeof(AspeedSoCState),
  444. .class_init = aspeed_soc_ast2500_class_init,
  445. };
  446. static void aspeed_soc_register_types(void)
  447. {
  448. type_register_static(&aspeed_soc_type_info);
  449. type_register_static(&aspeed_soc_ast2400_type_info);
  450. type_register_static(&aspeed_soc_ast2500_type_info);
  451. };
  452. type_init(aspeed_soc_register_types)