1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090 |
- //===-- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA --------------===//
- //
- // The LLVM Compiler Infrastructure
- //
- // This file is distributed under the University of Illinois Open Source
- // License. See LICENSE.TXT for details.
- //
- //===----------------------------------------------------------------------===//
- #define DEBUG_TYPE "arm-disassembler"
- #include "ARM.h"
- #include "ARMSubtarget.h"
- #include "MCTargetDesc/ARMAddressingModes.h"
- #include "MCTargetDesc/ARMMCExpr.h"
- #include "MCTargetDesc/ARMBaseInfo.h"
- #include "llvm/MC/EDInstInfo.h"
- #include "llvm/MC/MCInst.h"
- #include "llvm/MC/MCInstrDesc.h"
- #include "llvm/MC/MCExpr.h"
- #include "llvm/MC/MCContext.h"
- #include "llvm/MC/MCDisassembler.h"
- #include "llvm/Support/Debug.h"
- #include "llvm/Support/MemoryObject.h"
- #include "llvm/Support/ErrorHandling.h"
- #include "llvm/Support/TargetRegistry.h"
- #include "llvm/Support/raw_ostream.h"
- using namespace llvm;
- typedef MCDisassembler::DecodeStatus DecodeStatus;
- namespace {
- /// ARMDisassembler - ARM disassembler for all ARM platforms.
- class ARMDisassembler : public MCDisassembler {
- public:
- /// Constructor - Initializes the disassembler.
- ///
- ARMDisassembler(const MCSubtargetInfo &STI) :
- MCDisassembler(STI) {
- }
- ~ARMDisassembler() {
- }
- /// getInstruction - See MCDisassembler.
- DecodeStatus getInstruction(MCInst &instr,
- uint64_t &size,
- const MemoryObject ®ion,
- uint64_t address,
- raw_ostream &vStream,
- raw_ostream &cStream) const;
- /// getEDInfo - See MCDisassembler.
- const EDInstInfo *getEDInfo() const;
- private:
- };
- /// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
- class ThumbDisassembler : public MCDisassembler {
- public:
- /// Constructor - Initializes the disassembler.
- ///
- ThumbDisassembler(const MCSubtargetInfo &STI) :
- MCDisassembler(STI) {
- }
- ~ThumbDisassembler() {
- }
- /// getInstruction - See MCDisassembler.
- DecodeStatus getInstruction(MCInst &instr,
- uint64_t &size,
- const MemoryObject ®ion,
- uint64_t address,
- raw_ostream &vStream,
- raw_ostream &cStream) const;
- /// getEDInfo - See MCDisassembler.
- const EDInstInfo *getEDInfo() const;
- private:
- mutable std::vector<unsigned> ITBlock;
- DecodeStatus AddThumbPredicate(MCInst&) const;
- void UpdateThumbVFPPredicate(MCInst&) const;
- };
- }
- static bool Check(DecodeStatus &Out, DecodeStatus In) {
- switch (In) {
- case MCDisassembler::Success:
- // Out stays the same.
- return true;
- case MCDisassembler::SoftFail:
- Out = In;
- return true;
- case MCDisassembler::Fail:
- Out = In;
- return false;
- }
- llvm_unreachable("Invalid DecodeStatus!");
- }
- // Forward declare these because the autogenerated code will reference them.
- // Definitions are further down.
- static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
- unsigned RegNo, uint64_t Address,
- const void *Decoder);
- static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
- unsigned RegNo,
- uint64_t Address,
- const void *Decoder);
- static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
- unsigned Insn,
- uint64_t Address,
- const void *Decoder);
- static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
- unsigned Insn,
- uint64_t Adddress,
- const void *Decoder);
- static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVCVTD(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeVCVTQ(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2LDRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2STRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder);
- #include "ARMGenDisassemblerTables.inc"
- #include "ARMGenInstrInfo.inc"
- #include "ARMGenEDInfo.inc"
- static MCDisassembler *createARMDisassembler(const Target &T, const MCSubtargetInfo &STI) {
- return new ARMDisassembler(STI);
- }
- static MCDisassembler *createThumbDisassembler(const Target &T, const MCSubtargetInfo &STI) {
- return new ThumbDisassembler(STI);
- }
- const EDInstInfo *ARMDisassembler::getEDInfo() const {
- return instInfoARM;
- }
- const EDInstInfo *ThumbDisassembler::getEDInfo() const {
- return instInfoARM;
- }
- DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
- const MemoryObject &Region,
- uint64_t Address,
- raw_ostream &os,
- raw_ostream &cs) const {
- CommentStream = &cs;
- uint8_t bytes[4];
- assert(!(STI.getFeatureBits() & ARM::ModeThumb) &&
- "Asked to disassemble an ARM instruction but Subtarget is in Thumb mode!");
- // We want to read exactly 4 bytes of data.
- if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
- Size = 0;
- return MCDisassembler::Fail;
- }
- // Encoded as a small-endian 32-bit word in the stream.
- uint32_t insn = (bytes[3] << 24) |
- (bytes[2] << 16) |
- (bytes[1] << 8) |
- (bytes[0] << 0);
- // Calling the auto-generated decoder function.
- DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- return result;
- }
- // VFP and NEON instructions, similarly, are shared between ARM
- // and Thumb modes.
- MI.clear();
- result = decodeVFPInstruction32(MI, insn, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- return result;
- }
- MI.clear();
- result = decodeNEONDataInstruction32(MI, insn, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- // Add a fake predicate operand, because we share these instruction
- // definitions with Thumb2 where these instructions are predicable.
- if (!DecodePredicateOperand(MI, 0xE, Address, this))
- return MCDisassembler::Fail;
- return result;
- }
- MI.clear();
- result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- // Add a fake predicate operand, because we share these instruction
- // definitions with Thumb2 where these instructions are predicable.
- if (!DecodePredicateOperand(MI, 0xE, Address, this))
- return MCDisassembler::Fail;
- return result;
- }
- MI.clear();
- result = decodeNEONDupInstruction32(MI, insn, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- // Add a fake predicate operand, because we share these instruction
- // definitions with Thumb2 where these instructions are predicable.
- if (!DecodePredicateOperand(MI, 0xE, Address, this))
- return MCDisassembler::Fail;
- return result;
- }
- MI.clear();
- Size = 0;
- return MCDisassembler::Fail;
- }
- namespace llvm {
- extern const MCInstrDesc ARMInsts[];
- }
- /// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
- /// immediate Value in the MCInst. The immediate Value has had any PC
- /// adjustment made by the caller. If the instruction is a branch instruction
- /// then isBranch is true, else false. If the getOpInfo() function was set as
- /// part of the setupForSymbolicDisassembly() call then that function is called
- /// to get any symbolic information at the Address for this instruction. If
- /// that returns non-zero then the symbolic information it returns is used to
- /// create an MCExpr and that is added as an operand to the MCInst. If
- /// getOpInfo() returns zero and isBranch is true then a symbol look up for
- /// Value is done and if a symbol is found an MCExpr is created with that, else
- /// an MCExpr with Value is created. This function returns true if it adds an
- /// operand to the MCInst and false otherwise.
- static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
- bool isBranch, uint64_t InstSize,
- MCInst &MI, const void *Decoder) {
- const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
- LLVMOpInfoCallback getOpInfo = Dis->getLLVMOpInfoCallback();
- struct LLVMOpInfo1 SymbolicOp;
- memset(&SymbolicOp, '\0', sizeof(struct LLVMOpInfo1));
- SymbolicOp.Value = Value;
- void *DisInfo = Dis->getDisInfoBlock();
- if (!getOpInfo ||
- !getOpInfo(DisInfo, Address, 0 /* Offset */, InstSize, 1, &SymbolicOp)) {
- // Clear SymbolicOp.Value from above and also all other fields.
- memset(&SymbolicOp, '\0', sizeof(struct LLVMOpInfo1));
- LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
- if (!SymbolLookUp)
- return false;
- uint64_t ReferenceType;
- if (isBranch)
- ReferenceType = LLVMDisassembler_ReferenceType_In_Branch;
- else
- ReferenceType = LLVMDisassembler_ReferenceType_InOut_None;
- const char *ReferenceName;
- const char *Name = SymbolLookUp(DisInfo, Value, &ReferenceType, Address,
- &ReferenceName);
- if (Name) {
- SymbolicOp.AddSymbol.Name = Name;
- SymbolicOp.AddSymbol.Present = true;
- }
- // For branches always create an MCExpr so it gets printed as hex address.
- else if (isBranch) {
- SymbolicOp.Value = Value;
- }
- if(ReferenceType == LLVMDisassembler_ReferenceType_Out_SymbolStub)
- (*Dis->CommentStream) << "symbol stub for: " << ReferenceName;
- if (!Name && !isBranch)
- return false;
- }
- MCContext *Ctx = Dis->getMCContext();
- const MCExpr *Add = NULL;
- if (SymbolicOp.AddSymbol.Present) {
- if (SymbolicOp.AddSymbol.Name) {
- StringRef Name(SymbolicOp.AddSymbol.Name);
- MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
- Add = MCSymbolRefExpr::Create(Sym, *Ctx);
- } else {
- Add = MCConstantExpr::Create(SymbolicOp.AddSymbol.Value, *Ctx);
- }
- }
- const MCExpr *Sub = NULL;
- if (SymbolicOp.SubtractSymbol.Present) {
- if (SymbolicOp.SubtractSymbol.Name) {
- StringRef Name(SymbolicOp.SubtractSymbol.Name);
- MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
- Sub = MCSymbolRefExpr::Create(Sym, *Ctx);
- } else {
- Sub = MCConstantExpr::Create(SymbolicOp.SubtractSymbol.Value, *Ctx);
- }
- }
- const MCExpr *Off = NULL;
- if (SymbolicOp.Value != 0)
- Off = MCConstantExpr::Create(SymbolicOp.Value, *Ctx);
- const MCExpr *Expr;
- if (Sub) {
- const MCExpr *LHS;
- if (Add)
- LHS = MCBinaryExpr::CreateSub(Add, Sub, *Ctx);
- else
- LHS = MCUnaryExpr::CreateMinus(Sub, *Ctx);
- if (Off != 0)
- Expr = MCBinaryExpr::CreateAdd(LHS, Off, *Ctx);
- else
- Expr = LHS;
- } else if (Add) {
- if (Off != 0)
- Expr = MCBinaryExpr::CreateAdd(Add, Off, *Ctx);
- else
- Expr = Add;
- } else {
- if (Off != 0)
- Expr = Off;
- else
- Expr = MCConstantExpr::Create(0, *Ctx);
- }
- if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_HI16)
- MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateUpper16(Expr, *Ctx)));
- else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_LO16)
- MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateLower16(Expr, *Ctx)));
- else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_None)
- MI.addOperand(MCOperand::CreateExpr(Expr));
- else
- llvm_unreachable("bad SymbolicOp.VariantKind");
- return true;
- }
- /// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
- /// referenced by a load instruction with the base register that is the Pc.
- /// These can often be values in a literal pool near the Address of the
- /// instruction. The Address of the instruction and its immediate Value are
- /// used as a possible literal pool entry. The SymbolLookUp call back will
- /// return the name of a symbol referenced by the the literal pool's entry if
- /// the referenced address is that of a symbol. Or it will return a pointer to
- /// a literal 'C' string if the referenced address of the literal pool's entry
- /// is an address into a section with 'C' string literals.
- static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
- const void *Decoder) {
- const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
- LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
- if (SymbolLookUp) {
- void *DisInfo = Dis->getDisInfoBlock();
- uint64_t ReferenceType;
- ReferenceType = LLVMDisassembler_ReferenceType_In_PCrel_Load;
- const char *ReferenceName;
- (void)SymbolLookUp(DisInfo, Value, &ReferenceType, Address, &ReferenceName);
- if(ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_SymAddr ||
- ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_CstrAddr)
- (*Dis->CommentStream) << "literal pool for: " << ReferenceName;
- }
- }
- // Thumb1 instructions don't have explicit S bits. Rather, they
- // implicitly set CPSR. Since it's not represented in the encoding, the
- // auto-generated decoder won't inject the CPSR operand. We need to fix
- // that as a post-pass.
- static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
- const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
- unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
- MCInst::iterator I = MI.begin();
- for (unsigned i = 0; i < NumOps; ++i, ++I) {
- if (I == MI.end()) break;
- if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
- if (i > 0 && OpInfo[i-1].isPredicate()) continue;
- MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
- return;
- }
- }
- MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
- }
- // Most Thumb instructions don't have explicit predicates in the
- // encoding, but rather get their predicates from IT context. We need
- // to fix up the predicate operands using this context information as a
- // post-pass.
- MCDisassembler::DecodeStatus
- ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
- MCDisassembler::DecodeStatus S = Success;
- // A few instructions actually have predicates encoded in them. Don't
- // try to overwrite it if we're seeing one of those.
- switch (MI.getOpcode()) {
- case ARM::tBcc:
- case ARM::t2Bcc:
- case ARM::tCBZ:
- case ARM::tCBNZ:
- case ARM::tCPS:
- case ARM::t2CPS3p:
- case ARM::t2CPS2p:
- case ARM::t2CPS1p:
- case ARM::tMOVSr:
- case ARM::tSETEND:
- // Some instructions (mostly conditional branches) are not
- // allowed in IT blocks.
- if (!ITBlock.empty())
- S = SoftFail;
- else
- return Success;
- break;
- case ARM::tB:
- case ARM::t2B:
- case ARM::t2TBB:
- case ARM::t2TBH:
- // Some instructions (mostly unconditional branches) can
- // only appears at the end of, or outside of, an IT.
- if (ITBlock.size() > 1)
- S = SoftFail;
- break;
- default:
- break;
- }
- // If we're in an IT block, base the predicate on that. Otherwise,
- // assume a predicate of AL.
- unsigned CC;
- if (!ITBlock.empty()) {
- CC = ITBlock.back();
- if (CC == 0xF)
- CC = ARMCC::AL;
- ITBlock.pop_back();
- } else
- CC = ARMCC::AL;
- const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
- unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
- MCInst::iterator I = MI.begin();
- for (unsigned i = 0; i < NumOps; ++i, ++I) {
- if (I == MI.end()) break;
- if (OpInfo[i].isPredicate()) {
- I = MI.insert(I, MCOperand::CreateImm(CC));
- ++I;
- if (CC == ARMCC::AL)
- MI.insert(I, MCOperand::CreateReg(0));
- else
- MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
- return S;
- }
- }
- I = MI.insert(I, MCOperand::CreateImm(CC));
- ++I;
- if (CC == ARMCC::AL)
- MI.insert(I, MCOperand::CreateReg(0));
- else
- MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
- return S;
- }
- // Thumb VFP instructions are a special case. Because we share their
- // encodings between ARM and Thumb modes, and they are predicable in ARM
- // mode, the auto-generated decoder will give them an (incorrect)
- // predicate operand. We need to rewrite these operands based on the IT
- // context as a post-pass.
- void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
- unsigned CC;
- if (!ITBlock.empty()) {
- CC = ITBlock.back();
- ITBlock.pop_back();
- } else
- CC = ARMCC::AL;
- const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
- MCInst::iterator I = MI.begin();
- unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
- for (unsigned i = 0; i < NumOps; ++i, ++I) {
- if (OpInfo[i].isPredicate() ) {
- I->setImm(CC);
- ++I;
- if (CC == ARMCC::AL)
- I->setReg(0);
- else
- I->setReg(ARM::CPSR);
- return;
- }
- }
- }
- DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
- const MemoryObject &Region,
- uint64_t Address,
- raw_ostream &os,
- raw_ostream &cs) const {
- CommentStream = &cs;
- uint8_t bytes[4];
- assert((STI.getFeatureBits() & ARM::ModeThumb) &&
- "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
- // We want to read exactly 2 bytes of data.
- if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
- Size = 0;
- return MCDisassembler::Fail;
- }
- uint16_t insn16 = (bytes[1] << 8) | bytes[0];
- DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 2;
- Check(result, AddThumbPredicate(MI));
- return result;
- }
- MI.clear();
- result = decodeThumbSBitInstruction16(MI, insn16, Address, this, STI);
- if (result) {
- Size = 2;
- bool InITBlock = !ITBlock.empty();
- Check(result, AddThumbPredicate(MI));
- AddThumb1SBit(MI, InITBlock);
- return result;
- }
- MI.clear();
- result = decodeThumb2Instruction16(MI, insn16, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 2;
- // Nested IT blocks are UNPREDICTABLE. Must be checked before we add
- // the Thumb predicate.
- if (MI.getOpcode() == ARM::t2IT && !ITBlock.empty())
- result = MCDisassembler::SoftFail;
- Check(result, AddThumbPredicate(MI));
- // If we find an IT instruction, we need to parse its condition
- // code and mask operands so that we can apply them correctly
- // to the subsequent instructions.
- if (MI.getOpcode() == ARM::t2IT) {
- // (3 - the number of trailing zeros) is the number of then / else.
- unsigned firstcond = MI.getOperand(0).getImm();
- unsigned Mask = MI.getOperand(1).getImm();
- unsigned CondBit0 = Mask >> 4 & 1;
- unsigned NumTZ = CountTrailingZeros_32(Mask);
- assert(NumTZ <= 3 && "Invalid IT mask!");
- for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
- bool T = ((Mask >> Pos) & 1) == CondBit0;
- if (T)
- ITBlock.insert(ITBlock.begin(), firstcond);
- else
- ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
- }
- ITBlock.push_back(firstcond);
- }
- return result;
- }
- // We want to read exactly 4 bytes of data.
- if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
- Size = 0;
- return MCDisassembler::Fail;
- }
- uint32_t insn32 = (bytes[3] << 8) |
- (bytes[2] << 0) |
- (bytes[1] << 24) |
- (bytes[0] << 16);
- MI.clear();
- result = decodeThumbInstruction32(MI, insn32, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- bool InITBlock = ITBlock.size();
- Check(result, AddThumbPredicate(MI));
- AddThumb1SBit(MI, InITBlock);
- return result;
- }
- MI.clear();
- result = decodeThumb2Instruction32(MI, insn32, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- Check(result, AddThumbPredicate(MI));
- return result;
- }
- MI.clear();
- result = decodeVFPInstruction32(MI, insn32, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- UpdateThumbVFPPredicate(MI);
- return result;
- }
- MI.clear();
- result = decodeNEONDupInstruction32(MI, insn32, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- Check(result, AddThumbPredicate(MI));
- return result;
- }
- if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
- MI.clear();
- uint32_t NEONLdStInsn = insn32;
- NEONLdStInsn &= 0xF0FFFFFF;
- NEONLdStInsn |= 0x04000000;
- result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- Check(result, AddThumbPredicate(MI));
- return result;
- }
- }
- if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
- MI.clear();
- uint32_t NEONDataInsn = insn32;
- NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
- NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
- NEONDataInsn |= 0x12000000; // Set bits 28 and 25
- result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this, STI);
- if (result != MCDisassembler::Fail) {
- Size = 4;
- Check(result, AddThumbPredicate(MI));
- return result;
- }
- }
- Size = 0;
- return MCDisassembler::Fail;
- }
- extern "C" void LLVMInitializeARMDisassembler() {
- TargetRegistry::RegisterMCDisassembler(TheARMTarget,
- createARMDisassembler);
- TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
- createThumbDisassembler);
- }
- static const unsigned GPRDecoderTable[] = {
- ARM::R0, ARM::R1, ARM::R2, ARM::R3,
- ARM::R4, ARM::R5, ARM::R6, ARM::R7,
- ARM::R8, ARM::R9, ARM::R10, ARM::R11,
- ARM::R12, ARM::SP, ARM::LR, ARM::PC
- };
- static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- if (RegNo > 15)
- return MCDisassembler::Fail;
- unsigned Register = GPRDecoderTable[RegNo];
- Inst.addOperand(MCOperand::CreateReg(Register));
- return MCDisassembler::Success;
- }
- static DecodeStatus
- DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- if (RegNo == 15) return MCDisassembler::Fail;
- return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
- }
- static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- if (RegNo > 7)
- return MCDisassembler::Fail;
- return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
- }
- static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- unsigned Register = 0;
- switch (RegNo) {
- case 0:
- Register = ARM::R0;
- break;
- case 1:
- Register = ARM::R1;
- break;
- case 2:
- Register = ARM::R2;
- break;
- case 3:
- Register = ARM::R3;
- break;
- case 9:
- Register = ARM::R9;
- break;
- case 12:
- Register = ARM::R12;
- break;
- default:
- return MCDisassembler::Fail;
- }
- Inst.addOperand(MCOperand::CreateReg(Register));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
- return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
- }
- static const unsigned SPRDecoderTable[] = {
- ARM::S0, ARM::S1, ARM::S2, ARM::S3,
- ARM::S4, ARM::S5, ARM::S6, ARM::S7,
- ARM::S8, ARM::S9, ARM::S10, ARM::S11,
- ARM::S12, ARM::S13, ARM::S14, ARM::S15,
- ARM::S16, ARM::S17, ARM::S18, ARM::S19,
- ARM::S20, ARM::S21, ARM::S22, ARM::S23,
- ARM::S24, ARM::S25, ARM::S26, ARM::S27,
- ARM::S28, ARM::S29, ARM::S30, ARM::S31
- };
- static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- if (RegNo > 31)
- return MCDisassembler::Fail;
- unsigned Register = SPRDecoderTable[RegNo];
- Inst.addOperand(MCOperand::CreateReg(Register));
- return MCDisassembler::Success;
- }
- static const unsigned DPRDecoderTable[] = {
- ARM::D0, ARM::D1, ARM::D2, ARM::D3,
- ARM::D4, ARM::D5, ARM::D6, ARM::D7,
- ARM::D8, ARM::D9, ARM::D10, ARM::D11,
- ARM::D12, ARM::D13, ARM::D14, ARM::D15,
- ARM::D16, ARM::D17, ARM::D18, ARM::D19,
- ARM::D20, ARM::D21, ARM::D22, ARM::D23,
- ARM::D24, ARM::D25, ARM::D26, ARM::D27,
- ARM::D28, ARM::D29, ARM::D30, ARM::D31
- };
- static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- if (RegNo > 31)
- return MCDisassembler::Fail;
- unsigned Register = DPRDecoderTable[RegNo];
- Inst.addOperand(MCOperand::CreateReg(Register));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- if (RegNo > 7)
- return MCDisassembler::Fail;
- return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
- }
- static DecodeStatus
- DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- if (RegNo > 15)
- return MCDisassembler::Fail;
- return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
- }
- static const unsigned QPRDecoderTable[] = {
- ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
- ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
- ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
- ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
- };
- static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
- uint64_t Address, const void *Decoder) {
- if (RegNo > 31)
- return MCDisassembler::Fail;
- RegNo >>= 1;
- unsigned Register = QPRDecoderTable[RegNo];
- Inst.addOperand(MCOperand::CreateReg(Register));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- if (Val == 0xF) return MCDisassembler::Fail;
- // AL predicate is not allowed on Thumb1 branches.
- if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(Val));
- if (Val == ARMCC::AL) {
- Inst.addOperand(MCOperand::CreateReg(0));
- } else
- Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- if (Val)
- Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
- else
- Inst.addOperand(MCOperand::CreateReg(0));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- uint32_t imm = Val & 0xFF;
- uint32_t rot = (Val & 0xF00) >> 7;
- uint32_t rot_imm = (imm >> rot) | (imm << ((32-rot) & 0x1F));
- Inst.addOperand(MCOperand::CreateImm(rot_imm));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rm = fieldFromInstruction32(Val, 0, 4);
- unsigned type = fieldFromInstruction32(Val, 5, 2);
- unsigned imm = fieldFromInstruction32(Val, 7, 5);
- // Register-immediate
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
- switch (type) {
- case 0:
- Shift = ARM_AM::lsl;
- break;
- case 1:
- Shift = ARM_AM::lsr;
- break;
- case 2:
- Shift = ARM_AM::asr;
- break;
- case 3:
- Shift = ARM_AM::ror;
- break;
- }
- if (Shift == ARM_AM::ror && imm == 0)
- Shift = ARM_AM::rrx;
- unsigned Op = Shift | (imm << 3);
- Inst.addOperand(MCOperand::CreateImm(Op));
- return S;
- }
- static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rm = fieldFromInstruction32(Val, 0, 4);
- unsigned type = fieldFromInstruction32(Val, 5, 2);
- unsigned Rs = fieldFromInstruction32(Val, 8, 4);
- // Register-register
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
- return MCDisassembler::Fail;
- ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
- switch (type) {
- case 0:
- Shift = ARM_AM::lsl;
- break;
- case 1:
- Shift = ARM_AM::lsr;
- break;
- case 2:
- Shift = ARM_AM::asr;
- break;
- case 3:
- Shift = ARM_AM::ror;
- break;
- }
- Inst.addOperand(MCOperand::CreateImm(Shift));
- return S;
- }
- static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- bool writebackLoad = false;
- unsigned writebackReg = 0;
- switch (Inst.getOpcode()) {
- default:
- break;
- case ARM::LDMIA_UPD:
- case ARM::LDMDB_UPD:
- case ARM::LDMIB_UPD:
- case ARM::LDMDA_UPD:
- case ARM::t2LDMIA_UPD:
- case ARM::t2LDMDB_UPD:
- writebackLoad = true;
- writebackReg = Inst.getOperand(0).getReg();
- break;
- }
- // Empty register lists are not allowed.
- if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
- for (unsigned i = 0; i < 16; ++i) {
- if (Val & (1 << i)) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
- return MCDisassembler::Fail;
- // Writeback not allowed if Rn is in the target list.
- if (writebackLoad && writebackReg == Inst.end()[-1].getReg())
- Check(S, MCDisassembler::SoftFail);
- }
- }
- return S;
- }
- static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Vd = fieldFromInstruction32(Val, 8, 4);
- unsigned regs = Val & 0xFF;
- if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
- return MCDisassembler::Fail;
- for (unsigned i = 0; i < (regs - 1); ++i) {
- if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- return S;
- }
- static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Vd = fieldFromInstruction32(Val, 8, 4);
- unsigned regs = (Val & 0xFF) / 2;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
- return MCDisassembler::Fail;
- for (unsigned i = 0; i < (regs - 1); ++i) {
- if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- return S;
- }
- static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- // This operand encodes a mask of contiguous zeros between a specified MSB
- // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
- // the mask of all bits LSB-and-lower, and then xor them to create
- // the mask of that's all ones on [msb, lsb]. Finally we not it to
- // create the final mask.
- unsigned msb = fieldFromInstruction32(Val, 5, 5);
- unsigned lsb = fieldFromInstruction32(Val, 0, 5);
- DecodeStatus S = MCDisassembler::Success;
- if (lsb > msb) Check(S, MCDisassembler::SoftFail);
- uint32_t msb_mask = 0xFFFFFFFF;
- if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
- uint32_t lsb_mask = (1U << lsb) - 1;
- Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
- return S;
- }
- static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
- unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
- unsigned imm = fieldFromInstruction32(Insn, 0, 8);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned U = fieldFromInstruction32(Insn, 23, 1);
- switch (Inst.getOpcode()) {
- case ARM::LDC_OFFSET:
- case ARM::LDC_PRE:
- case ARM::LDC_POST:
- case ARM::LDC_OPTION:
- case ARM::LDCL_OFFSET:
- case ARM::LDCL_PRE:
- case ARM::LDCL_POST:
- case ARM::LDCL_OPTION:
- case ARM::STC_OFFSET:
- case ARM::STC_PRE:
- case ARM::STC_POST:
- case ARM::STC_OPTION:
- case ARM::STCL_OFFSET:
- case ARM::STCL_PRE:
- case ARM::STCL_POST:
- case ARM::STCL_OPTION:
- case ARM::t2LDC_OFFSET:
- case ARM::t2LDC_PRE:
- case ARM::t2LDC_POST:
- case ARM::t2LDC_OPTION:
- case ARM::t2LDCL_OFFSET:
- case ARM::t2LDCL_PRE:
- case ARM::t2LDCL_POST:
- case ARM::t2LDCL_OPTION:
- case ARM::t2STC_OFFSET:
- case ARM::t2STC_PRE:
- case ARM::t2STC_POST:
- case ARM::t2STC_OPTION:
- case ARM::t2STCL_OFFSET:
- case ARM::t2STCL_PRE:
- case ARM::t2STCL_POST:
- case ARM::t2STCL_OPTION:
- if (coproc == 0xA || coproc == 0xB)
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- Inst.addOperand(MCOperand::CreateImm(coproc));
- Inst.addOperand(MCOperand::CreateImm(CRd));
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- switch (Inst.getOpcode()) {
- case ARM::t2LDC2_OFFSET:
- case ARM::t2LDC2L_OFFSET:
- case ARM::t2LDC2_PRE:
- case ARM::t2LDC2L_PRE:
- case ARM::t2STC2_OFFSET:
- case ARM::t2STC2L_OFFSET:
- case ARM::t2STC2_PRE:
- case ARM::t2STC2L_PRE:
- case ARM::LDC2_OFFSET:
- case ARM::LDC2L_OFFSET:
- case ARM::LDC2_PRE:
- case ARM::LDC2L_PRE:
- case ARM::STC2_OFFSET:
- case ARM::STC2L_OFFSET:
- case ARM::STC2_PRE:
- case ARM::STC2L_PRE:
- case ARM::t2LDC_OFFSET:
- case ARM::t2LDCL_OFFSET:
- case ARM::t2LDC_PRE:
- case ARM::t2LDCL_PRE:
- case ARM::t2STC_OFFSET:
- case ARM::t2STCL_OFFSET:
- case ARM::t2STC_PRE:
- case ARM::t2STCL_PRE:
- case ARM::LDC_OFFSET:
- case ARM::LDCL_OFFSET:
- case ARM::LDC_PRE:
- case ARM::LDCL_PRE:
- case ARM::STC_OFFSET:
- case ARM::STCL_OFFSET:
- case ARM::STC_PRE:
- case ARM::STCL_PRE:
- imm = ARM_AM::getAM5Opc(U ? ARM_AM::add : ARM_AM::sub, imm);
- Inst.addOperand(MCOperand::CreateImm(imm));
- break;
- case ARM::t2LDC2_POST:
- case ARM::t2LDC2L_POST:
- case ARM::t2STC2_POST:
- case ARM::t2STC2L_POST:
- case ARM::LDC2_POST:
- case ARM::LDC2L_POST:
- case ARM::STC2_POST:
- case ARM::STC2L_POST:
- case ARM::t2LDC_POST:
- case ARM::t2LDCL_POST:
- case ARM::t2STC_POST:
- case ARM::t2STCL_POST:
- case ARM::LDC_POST:
- case ARM::LDCL_POST:
- case ARM::STC_POST:
- case ARM::STCL_POST:
- imm |= U << 8;
- // fall through.
- default:
- // The 'option' variant doesn't encode 'U' in the immediate since
- // the immediate is unsigned [0,255].
- Inst.addOperand(MCOperand::CreateImm(imm));
- break;
- }
- switch (Inst.getOpcode()) {
- case ARM::LDC_OFFSET:
- case ARM::LDC_PRE:
- case ARM::LDC_POST:
- case ARM::LDC_OPTION:
- case ARM::LDCL_OFFSET:
- case ARM::LDCL_PRE:
- case ARM::LDCL_POST:
- case ARM::LDCL_OPTION:
- case ARM::STC_OFFSET:
- case ARM::STC_PRE:
- case ARM::STC_POST:
- case ARM::STC_OPTION:
- case ARM::STCL_OFFSET:
- case ARM::STCL_PRE:
- case ARM::STCL_POST:
- case ARM::STCL_OPTION:
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- return S;
- }
- static DecodeStatus
- DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned imm = fieldFromInstruction32(Insn, 0, 12);
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- unsigned reg = fieldFromInstruction32(Insn, 25, 1);
- unsigned P = fieldFromInstruction32(Insn, 24, 1);
- unsigned W = fieldFromInstruction32(Insn, 21, 1);
- // On stores, the writeback operand precedes Rt.
- switch (Inst.getOpcode()) {
- case ARM::STR_POST_IMM:
- case ARM::STR_POST_REG:
- case ARM::STRB_POST_IMM:
- case ARM::STRB_POST_REG:
- case ARM::STRT_POST_REG:
- case ARM::STRT_POST_IMM:
- case ARM::STRBT_POST_REG:
- case ARM::STRBT_POST_IMM:
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- // On loads, the writeback operand comes after Rt.
- switch (Inst.getOpcode()) {
- case ARM::LDR_POST_IMM:
- case ARM::LDR_POST_REG:
- case ARM::LDRB_POST_IMM:
- case ARM::LDRB_POST_REG:
- case ARM::LDRBT_POST_REG:
- case ARM::LDRBT_POST_IMM:
- case ARM::LDRT_POST_REG:
- case ARM::LDRT_POST_IMM:
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- ARM_AM::AddrOpc Op = ARM_AM::add;
- if (!fieldFromInstruction32(Insn, 23, 1))
- Op = ARM_AM::sub;
- bool writeback = (P == 0) || (W == 1);
- unsigned idx_mode = 0;
- if (P && writeback)
- idx_mode = ARMII::IndexModePre;
- else if (!P && writeback)
- idx_mode = ARMII::IndexModePost;
- if (writeback && (Rn == 15 || Rn == Rt))
- S = MCDisassembler::SoftFail; // UNPREDICTABLE
- if (reg) {
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
- switch( fieldFromInstruction32(Insn, 5, 2)) {
- case 0:
- Opc = ARM_AM::lsl;
- break;
- case 1:
- Opc = ARM_AM::lsr;
- break;
- case 2:
- Opc = ARM_AM::asr;
- break;
- case 3:
- Opc = ARM_AM::ror;
- break;
- default:
- return MCDisassembler::Fail;
- }
- unsigned amt = fieldFromInstruction32(Insn, 7, 5);
- unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
- Inst.addOperand(MCOperand::CreateImm(imm));
- } else {
- Inst.addOperand(MCOperand::CreateReg(0));
- unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
- Inst.addOperand(MCOperand::CreateImm(tmp));
- }
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Val, 13, 4);
- unsigned Rm = fieldFromInstruction32(Val, 0, 4);
- unsigned type = fieldFromInstruction32(Val, 5, 2);
- unsigned imm = fieldFromInstruction32(Val, 7, 5);
- unsigned U = fieldFromInstruction32(Val, 12, 1);
- ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
- switch (type) {
- case 0:
- ShOp = ARM_AM::lsl;
- break;
- case 1:
- ShOp = ARM_AM::lsr;
- break;
- case 2:
- ShOp = ARM_AM::asr;
- break;
- case 3:
- ShOp = ARM_AM::ror;
- break;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- unsigned shift;
- if (U)
- shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
- else
- shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
- Inst.addOperand(MCOperand::CreateImm(shift));
- return S;
- }
- static DecodeStatus
- DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned type = fieldFromInstruction32(Insn, 22, 1);
- unsigned imm = fieldFromInstruction32(Insn, 8, 4);
- unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- unsigned W = fieldFromInstruction32(Insn, 21, 1);
- unsigned P = fieldFromInstruction32(Insn, 24, 1);
- bool writeback = (W == 1) | (P == 0);
- // For {LD,ST}RD, Rt must be even, else undefined.
- switch (Inst.getOpcode()) {
- case ARM::STRD:
- case ARM::STRD_PRE:
- case ARM::STRD_POST:
- case ARM::LDRD:
- case ARM::LDRD_PRE:
- case ARM::LDRD_POST:
- if (Rt & 0x1) return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- if (writeback) { // Writeback
- if (P)
- U |= ARMII::IndexModePre << 9;
- else
- U |= ARMII::IndexModePost << 9;
- // On stores, the writeback operand precedes Rt.
- switch (Inst.getOpcode()) {
- case ARM::STRD:
- case ARM::STRD_PRE:
- case ARM::STRD_POST:
- case ARM::STRH:
- case ARM::STRH_PRE:
- case ARM::STRH_POST:
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- switch (Inst.getOpcode()) {
- case ARM::STRD:
- case ARM::STRD_PRE:
- case ARM::STRD_POST:
- case ARM::LDRD:
- case ARM::LDRD_PRE:
- case ARM::LDRD_POST:
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- if (writeback) {
- // On loads, the writeback operand comes after Rt.
- switch (Inst.getOpcode()) {
- case ARM::LDRD:
- case ARM::LDRD_PRE:
- case ARM::LDRD_POST:
- case ARM::LDRH:
- case ARM::LDRH_PRE:
- case ARM::LDRH_POST:
- case ARM::LDRSH:
- case ARM::LDRSH_PRE:
- case ARM::LDRSH_POST:
- case ARM::LDRSB:
- case ARM::LDRSB_PRE:
- case ARM::LDRSB_POST:
- case ARM::LDRHTr:
- case ARM::LDRSBTr:
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (type) {
- Inst.addOperand(MCOperand::CreateReg(0));
- Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
- } else {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(U));
- }
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned mode = fieldFromInstruction32(Insn, 23, 2);
- switch (mode) {
- case 0:
- mode = ARM_AM::da;
- break;
- case 1:
- mode = ARM_AM::ia;
- break;
- case 2:
- mode = ARM_AM::db;
- break;
- case 3:
- mode = ARM_AM::ib;
- break;
- }
- Inst.addOperand(MCOperand::CreateImm(mode));
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
- unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
- if (pred == 0xF) {
- switch (Inst.getOpcode()) {
- case ARM::LDMDA:
- Inst.setOpcode(ARM::RFEDA);
- break;
- case ARM::LDMDA_UPD:
- Inst.setOpcode(ARM::RFEDA_UPD);
- break;
- case ARM::LDMDB:
- Inst.setOpcode(ARM::RFEDB);
- break;
- case ARM::LDMDB_UPD:
- Inst.setOpcode(ARM::RFEDB_UPD);
- break;
- case ARM::LDMIA:
- Inst.setOpcode(ARM::RFEIA);
- break;
- case ARM::LDMIA_UPD:
- Inst.setOpcode(ARM::RFEIA_UPD);
- break;
- case ARM::LDMIB:
- Inst.setOpcode(ARM::RFEIB);
- break;
- case ARM::LDMIB_UPD:
- Inst.setOpcode(ARM::RFEIB_UPD);
- break;
- case ARM::STMDA:
- Inst.setOpcode(ARM::SRSDA);
- break;
- case ARM::STMDA_UPD:
- Inst.setOpcode(ARM::SRSDA_UPD);
- break;
- case ARM::STMDB:
- Inst.setOpcode(ARM::SRSDB);
- break;
- case ARM::STMDB_UPD:
- Inst.setOpcode(ARM::SRSDB_UPD);
- break;
- case ARM::STMIA:
- Inst.setOpcode(ARM::SRSIA);
- break;
- case ARM::STMIA_UPD:
- Inst.setOpcode(ARM::SRSIA_UPD);
- break;
- case ARM::STMIB:
- Inst.setOpcode(ARM::SRSIB);
- break;
- case ARM::STMIB_UPD:
- Inst.setOpcode(ARM::SRSIB_UPD);
- break;
- default:
- if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
- }
- // For stores (which become SRS's, the only operand is the mode.
- if (fieldFromInstruction32(Insn, 20, 1) == 0) {
- Inst.addOperand(
- MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
- return S;
- }
- return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail; // Tied
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- unsigned imod = fieldFromInstruction32(Insn, 18, 2);
- unsigned M = fieldFromInstruction32(Insn, 17, 1);
- unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
- unsigned mode = fieldFromInstruction32(Insn, 0, 5);
- DecodeStatus S = MCDisassembler::Success;
- // imod == '01' --> UNPREDICTABLE
- // NOTE: Even though this is technically UNPREDICTABLE, we choose to
- // return failure here. The '01' imod value is unprintable, so there's
- // nothing useful we could do even if we returned UNPREDICTABLE.
- if (imod == 1) return MCDisassembler::Fail;
- if (imod && M) {
- Inst.setOpcode(ARM::CPS3p);
- Inst.addOperand(MCOperand::CreateImm(imod));
- Inst.addOperand(MCOperand::CreateImm(iflags));
- Inst.addOperand(MCOperand::CreateImm(mode));
- } else if (imod && !M) {
- Inst.setOpcode(ARM::CPS2p);
- Inst.addOperand(MCOperand::CreateImm(imod));
- Inst.addOperand(MCOperand::CreateImm(iflags));
- if (mode) S = MCDisassembler::SoftFail;
- } else if (!imod && M) {
- Inst.setOpcode(ARM::CPS1p);
- Inst.addOperand(MCOperand::CreateImm(mode));
- if (iflags) S = MCDisassembler::SoftFail;
- } else {
- // imod == '00' && M == '0' --> UNPREDICTABLE
- Inst.setOpcode(ARM::CPS1p);
- Inst.addOperand(MCOperand::CreateImm(mode));
- S = MCDisassembler::SoftFail;
- }
- return S;
- }
- static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- unsigned imod = fieldFromInstruction32(Insn, 9, 2);
- unsigned M = fieldFromInstruction32(Insn, 8, 1);
- unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
- unsigned mode = fieldFromInstruction32(Insn, 0, 5);
- DecodeStatus S = MCDisassembler::Success;
- // imod == '01' --> UNPREDICTABLE
- // NOTE: Even though this is technically UNPREDICTABLE, we choose to
- // return failure here. The '01' imod value is unprintable, so there's
- // nothing useful we could do even if we returned UNPREDICTABLE.
- if (imod == 1) return MCDisassembler::Fail;
- if (imod && M) {
- Inst.setOpcode(ARM::t2CPS3p);
- Inst.addOperand(MCOperand::CreateImm(imod));
- Inst.addOperand(MCOperand::CreateImm(iflags));
- Inst.addOperand(MCOperand::CreateImm(mode));
- } else if (imod && !M) {
- Inst.setOpcode(ARM::t2CPS2p);
- Inst.addOperand(MCOperand::CreateImm(imod));
- Inst.addOperand(MCOperand::CreateImm(iflags));
- if (mode) S = MCDisassembler::SoftFail;
- } else if (!imod && M) {
- Inst.setOpcode(ARM::t2CPS1p);
- Inst.addOperand(MCOperand::CreateImm(mode));
- if (iflags) S = MCDisassembler::SoftFail;
- } else {
- // imod == '00' && M == '0' --> UNPREDICTABLE
- Inst.setOpcode(ARM::t2CPS1p);
- Inst.addOperand(MCOperand::CreateImm(mode));
- S = MCDisassembler::SoftFail;
- }
- return S;
- }
- static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 8, 4);
- unsigned imm = 0;
- imm |= (fieldFromInstruction32(Insn, 0, 8) << 0);
- imm |= (fieldFromInstruction32(Insn, 12, 3) << 8);
- imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
- imm |= (fieldFromInstruction32(Insn, 26, 1) << 11);
- if (Inst.getOpcode() == ARM::t2MOVTi16)
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
- Inst.addOperand(MCOperand::CreateImm(imm));
- return S;
- }
- static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- unsigned imm = 0;
- imm |= (fieldFromInstruction32(Insn, 0, 12) << 0);
- imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
- if (Inst.getOpcode() == ARM::MOVTi16)
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
- Inst.addOperand(MCOperand::CreateImm(imm));
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
- unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- if (pred == 0xF)
- return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned add = fieldFromInstruction32(Val, 12, 1);
- unsigned imm = fieldFromInstruction32(Val, 0, 12);
- unsigned Rn = fieldFromInstruction32(Val, 13, 4);
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!add) imm *= -1;
- if (imm == 0 && !add) imm = INT32_MIN;
- Inst.addOperand(MCOperand::CreateImm(imm));
- if (Rn == 15)
- tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
- return S;
- }
- static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Val, 9, 4);
- unsigned U = fieldFromInstruction32(Val, 8, 1);
- unsigned imm = fieldFromInstruction32(Val, 0, 8);
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (U)
- Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
- else
- Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
- return S;
- }
- static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
- }
- static DecodeStatus
- DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
- if (pred == 0xF) {
- Inst.setOpcode(ARM::BLXi);
- imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
- if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
- true, 4, Inst, Decoder))
- Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
- return S;
- }
- if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
- true, 4, Inst, Decoder))
- Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rm = fieldFromInstruction32(Val, 0, 4);
- unsigned align = fieldFromInstruction32(Val, 4, 2);
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!align)
- Inst.addOperand(MCOperand::CreateImm(0));
- else
- Inst.addOperand(MCOperand::CreateImm(4 << align));
- return S;
- }
- static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned wb = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- // First output register
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- // Second output register
- switch (Inst.getOpcode()) {
- case ARM::VLD3d8:
- case ARM::VLD3d16:
- case ARM::VLD3d32:
- case ARM::VLD3d8_UPD:
- case ARM::VLD3d16_UPD:
- case ARM::VLD3d32_UPD:
- case ARM::VLD4d8:
- case ARM::VLD4d16:
- case ARM::VLD4d32:
- case ARM::VLD4d8_UPD:
- case ARM::VLD4d16_UPD:
- case ARM::VLD4d32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- case ARM::VLD3q8:
- case ARM::VLD3q16:
- case ARM::VLD3q32:
- case ARM::VLD3q8_UPD:
- case ARM::VLD3q16_UPD:
- case ARM::VLD3q32_UPD:
- case ARM::VLD4q8:
- case ARM::VLD4q16:
- case ARM::VLD4q32:
- case ARM::VLD4q8_UPD:
- case ARM::VLD4q16_UPD:
- case ARM::VLD4q32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- default:
- break;
- }
- // Third output register
- switch(Inst.getOpcode()) {
- case ARM::VLD3d8:
- case ARM::VLD3d16:
- case ARM::VLD3d32:
- case ARM::VLD3d8_UPD:
- case ARM::VLD3d16_UPD:
- case ARM::VLD3d32_UPD:
- case ARM::VLD4d8:
- case ARM::VLD4d16:
- case ARM::VLD4d32:
- case ARM::VLD4d8_UPD:
- case ARM::VLD4d16_UPD:
- case ARM::VLD4d32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- case ARM::VLD3q8:
- case ARM::VLD3q16:
- case ARM::VLD3q32:
- case ARM::VLD3q8_UPD:
- case ARM::VLD3q16_UPD:
- case ARM::VLD3q32_UPD:
- case ARM::VLD4q8:
- case ARM::VLD4q16:
- case ARM::VLD4q32:
- case ARM::VLD4q8_UPD:
- case ARM::VLD4q16_UPD:
- case ARM::VLD4q32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- // Fourth output register
- switch (Inst.getOpcode()) {
- case ARM::VLD4d8:
- case ARM::VLD4d16:
- case ARM::VLD4d32:
- case ARM::VLD4d8_UPD:
- case ARM::VLD4d16_UPD:
- case ARM::VLD4d32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- case ARM::VLD4q8:
- case ARM::VLD4q16:
- case ARM::VLD4q32:
- case ARM::VLD4q8_UPD:
- case ARM::VLD4q16_UPD:
- case ARM::VLD4q32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- // Writeback operand
- switch (Inst.getOpcode()) {
- case ARM::VLD1d8wb_fixed:
- case ARM::VLD1d16wb_fixed:
- case ARM::VLD1d32wb_fixed:
- case ARM::VLD1d64wb_fixed:
- case ARM::VLD1d8wb_register:
- case ARM::VLD1d16wb_register:
- case ARM::VLD1d32wb_register:
- case ARM::VLD1d64wb_register:
- case ARM::VLD1q8wb_fixed:
- case ARM::VLD1q16wb_fixed:
- case ARM::VLD1q32wb_fixed:
- case ARM::VLD1q64wb_fixed:
- case ARM::VLD1q8wb_register:
- case ARM::VLD1q16wb_register:
- case ARM::VLD1q32wb_register:
- case ARM::VLD1q64wb_register:
- case ARM::VLD1d8Twb_fixed:
- case ARM::VLD1d8Twb_register:
- case ARM::VLD1d16Twb_fixed:
- case ARM::VLD1d16Twb_register:
- case ARM::VLD1d32Twb_fixed:
- case ARM::VLD1d32Twb_register:
- case ARM::VLD1d64Twb_fixed:
- case ARM::VLD1d64Twb_register:
- case ARM::VLD1d8Qwb_fixed:
- case ARM::VLD1d8Qwb_register:
- case ARM::VLD1d16Qwb_fixed:
- case ARM::VLD1d16Qwb_register:
- case ARM::VLD1d32Qwb_fixed:
- case ARM::VLD1d32Qwb_register:
- case ARM::VLD1d64Qwb_fixed:
- case ARM::VLD1d64Qwb_register:
- case ARM::VLD2d8wb_fixed:
- case ARM::VLD2d16wb_fixed:
- case ARM::VLD2d32wb_fixed:
- case ARM::VLD2q8wb_fixed:
- case ARM::VLD2q16wb_fixed:
- case ARM::VLD2q32wb_fixed:
- case ARM::VLD2d8wb_register:
- case ARM::VLD2d16wb_register:
- case ARM::VLD2d32wb_register:
- case ARM::VLD2q8wb_register:
- case ARM::VLD2q16wb_register:
- case ARM::VLD2q32wb_register:
- case ARM::VLD2b8wb_fixed:
- case ARM::VLD2b16wb_fixed:
- case ARM::VLD2b32wb_fixed:
- case ARM::VLD2b8wb_register:
- case ARM::VLD2b16wb_register:
- case ARM::VLD2b32wb_register:
- case ARM::VLD3d8_UPD:
- case ARM::VLD3d16_UPD:
- case ARM::VLD3d32_UPD:
- case ARM::VLD3q8_UPD:
- case ARM::VLD3q16_UPD:
- case ARM::VLD3q32_UPD:
- case ARM::VLD4d8_UPD:
- case ARM::VLD4d16_UPD:
- case ARM::VLD4d32_UPD:
- case ARM::VLD4q8_UPD:
- case ARM::VLD4q16_UPD:
- case ARM::VLD4q32_UPD:
- if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- // AddrMode6 Base (register+alignment)
- if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- // AddrMode6 Offset (register)
- switch (Inst.getOpcode()) {
- default:
- // The below have been updated to have explicit am6offset split
- // between fixed and register offset. For those instructions not
- // yet updated, we need to add an additional reg0 operand for the
- // fixed variant.
- //
- // The fixed offset encodes as Rm == 0xd, so we check for that.
- if (Rm == 0xd) {
- Inst.addOperand(MCOperand::CreateReg(0));
- break;
- }
- // Fall through to handle the register offset variant.
- case ARM::VLD1d8wb_fixed:
- case ARM::VLD1d16wb_fixed:
- case ARM::VLD1d32wb_fixed:
- case ARM::VLD1d64wb_fixed:
- case ARM::VLD1d8Twb_fixed:
- case ARM::VLD1d16Twb_fixed:
- case ARM::VLD1d32Twb_fixed:
- case ARM::VLD1d64Twb_fixed:
- case ARM::VLD1d8Qwb_fixed:
- case ARM::VLD1d16Qwb_fixed:
- case ARM::VLD1d32Qwb_fixed:
- case ARM::VLD1d64Qwb_fixed:
- case ARM::VLD1d8wb_register:
- case ARM::VLD1d16wb_register:
- case ARM::VLD1d32wb_register:
- case ARM::VLD1d64wb_register:
- case ARM::VLD1q8wb_fixed:
- case ARM::VLD1q16wb_fixed:
- case ARM::VLD1q32wb_fixed:
- case ARM::VLD1q64wb_fixed:
- case ARM::VLD1q8wb_register:
- case ARM::VLD1q16wb_register:
- case ARM::VLD1q32wb_register:
- case ARM::VLD1q64wb_register:
- // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
- // variant encodes Rm == 0xf. Anything else is a register offset post-
- // increment and we need to add the register operand to the instruction.
- if (Rm != 0xD && Rm != 0xF &&
- !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- }
- return S;
- }
- static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned wb = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- // Writeback Operand
- switch (Inst.getOpcode()) {
- case ARM::VST1d8wb_fixed:
- case ARM::VST1d16wb_fixed:
- case ARM::VST1d32wb_fixed:
- case ARM::VST1d64wb_fixed:
- case ARM::VST1d8wb_register:
- case ARM::VST1d16wb_register:
- case ARM::VST1d32wb_register:
- case ARM::VST1d64wb_register:
- case ARM::VST1q8wb_fixed:
- case ARM::VST1q16wb_fixed:
- case ARM::VST1q32wb_fixed:
- case ARM::VST1q64wb_fixed:
- case ARM::VST1q8wb_register:
- case ARM::VST1q16wb_register:
- case ARM::VST1q32wb_register:
- case ARM::VST1q64wb_register:
- case ARM::VST1d8Twb_fixed:
- case ARM::VST1d16Twb_fixed:
- case ARM::VST1d32Twb_fixed:
- case ARM::VST1d64Twb_fixed:
- case ARM::VST1d8Twb_register:
- case ARM::VST1d16Twb_register:
- case ARM::VST1d32Twb_register:
- case ARM::VST1d64Twb_register:
- case ARM::VST1d8Qwb_fixed:
- case ARM::VST1d16Qwb_fixed:
- case ARM::VST1d32Qwb_fixed:
- case ARM::VST1d64Qwb_fixed:
- case ARM::VST1d8Qwb_register:
- case ARM::VST1d16Qwb_register:
- case ARM::VST1d32Qwb_register:
- case ARM::VST1d64Qwb_register:
- case ARM::VST2d8wb_fixed:
- case ARM::VST2d16wb_fixed:
- case ARM::VST2d32wb_fixed:
- case ARM::VST2d8wb_register:
- case ARM::VST2d16wb_register:
- case ARM::VST2d32wb_register:
- case ARM::VST2q8wb_fixed:
- case ARM::VST2q16wb_fixed:
- case ARM::VST2q32wb_fixed:
- case ARM::VST2q8wb_register:
- case ARM::VST2q16wb_register:
- case ARM::VST2q32wb_register:
- case ARM::VST2b8wb_fixed:
- case ARM::VST2b16wb_fixed:
- case ARM::VST2b32wb_fixed:
- case ARM::VST2b8wb_register:
- case ARM::VST2b16wb_register:
- case ARM::VST2b32wb_register:
- case ARM::VST3d8_UPD:
- case ARM::VST3d16_UPD:
- case ARM::VST3d32_UPD:
- case ARM::VST3q8_UPD:
- case ARM::VST3q16_UPD:
- case ARM::VST3q32_UPD:
- case ARM::VST4d8_UPD:
- case ARM::VST4d16_UPD:
- case ARM::VST4d32_UPD:
- case ARM::VST4q8_UPD:
- case ARM::VST4q16_UPD:
- case ARM::VST4q32_UPD:
- if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- // AddrMode6 Base (register+alignment)
- if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- // AddrMode6 Offset (register)
- switch (Inst.getOpcode()) {
- default:
- if (Rm == 0xD)
- Inst.addOperand(MCOperand::CreateReg(0));
- else if (Rm != 0xF) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- break;
- case ARM::VST1d8wb_fixed:
- case ARM::VST1d16wb_fixed:
- case ARM::VST1d32wb_fixed:
- case ARM::VST1d64wb_fixed:
- case ARM::VST1q8wb_fixed:
- case ARM::VST1q16wb_fixed:
- case ARM::VST1q32wb_fixed:
- case ARM::VST1q64wb_fixed:
- break;
- }
- // First input register
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- // Second input register
- switch (Inst.getOpcode()) {
- case ARM::VST3d8:
- case ARM::VST3d16:
- case ARM::VST3d32:
- case ARM::VST3d8_UPD:
- case ARM::VST3d16_UPD:
- case ARM::VST3d32_UPD:
- case ARM::VST4d8:
- case ARM::VST4d16:
- case ARM::VST4d32:
- case ARM::VST4d8_UPD:
- case ARM::VST4d16_UPD:
- case ARM::VST4d32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- case ARM::VST3q8:
- case ARM::VST3q16:
- case ARM::VST3q32:
- case ARM::VST3q8_UPD:
- case ARM::VST3q16_UPD:
- case ARM::VST3q32_UPD:
- case ARM::VST4q8:
- case ARM::VST4q16:
- case ARM::VST4q32:
- case ARM::VST4q8_UPD:
- case ARM::VST4q16_UPD:
- case ARM::VST4q32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- // Third input register
- switch (Inst.getOpcode()) {
- case ARM::VST3d8:
- case ARM::VST3d16:
- case ARM::VST3d32:
- case ARM::VST3d8_UPD:
- case ARM::VST3d16_UPD:
- case ARM::VST3d32_UPD:
- case ARM::VST4d8:
- case ARM::VST4d16:
- case ARM::VST4d32:
- case ARM::VST4d8_UPD:
- case ARM::VST4d16_UPD:
- case ARM::VST4d32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- case ARM::VST3q8:
- case ARM::VST3q16:
- case ARM::VST3q32:
- case ARM::VST3q8_UPD:
- case ARM::VST3q16_UPD:
- case ARM::VST3q32_UPD:
- case ARM::VST4q8:
- case ARM::VST4q16:
- case ARM::VST4q32:
- case ARM::VST4q8_UPD:
- case ARM::VST4q16_UPD:
- case ARM::VST4q32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- // Fourth input register
- switch (Inst.getOpcode()) {
- case ARM::VST4d8:
- case ARM::VST4d16:
- case ARM::VST4d32:
- case ARM::VST4d8_UPD:
- case ARM::VST4d16_UPD:
- case ARM::VST4d32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- case ARM::VST4q8:
- case ARM::VST4q16:
- case ARM::VST4q32:
- case ARM::VST4q8_UPD:
- case ARM::VST4q16_UPD:
- case ARM::VST4q32_UPD:
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- return S;
- }
- static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned align = fieldFromInstruction32(Insn, 4, 1);
- unsigned size = fieldFromInstruction32(Insn, 6, 2);
- align *= (1 << size);
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (Rm != 0xF) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
- // variant encodes Rm == 0xf. Anything else is a register offset post-
- // increment and we need to add the register operand to the instruction.
- if (Rm != 0xD && Rm != 0xF &&
- !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned align = fieldFromInstruction32(Insn, 4, 1);
- unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
- unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
- align *= 2*size;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- if (Rm != 0xF) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm == 0xD)
- Inst.addOperand(MCOperand::CreateReg(0));
- else if (Rm != 0xF) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- return S;
- }
- static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- if (Rm != 0xF) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(0));
- if (Rm == 0xD)
- Inst.addOperand(MCOperand::CreateReg(0));
- else if (Rm != 0xF) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- return S;
- }
- static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned size = fieldFromInstruction32(Insn, 6, 2);
- unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
- unsigned align = fieldFromInstruction32(Insn, 4, 1);
- if (size == 0x3) {
- size = 4;
- align = 16;
- } else {
- if (size == 2) {
- size = 1 << size;
- align *= 8;
- } else {
- size = 1 << size;
- align *= 4*size;
- }
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
- return MCDisassembler::Fail;
- if (Rm != 0xF) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm == 0xD)
- Inst.addOperand(MCOperand::CreateReg(0));
- else if (Rm != 0xF) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- return S;
- }
- static DecodeStatus
- DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned imm = fieldFromInstruction32(Insn, 0, 4);
- imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
- imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
- imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
- imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
- unsigned Q = fieldFromInstruction32(Insn, 6, 1);
- if (Q) {
- if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- } else {
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- Inst.addOperand(MCOperand::CreateImm(imm));
- switch (Inst.getOpcode()) {
- case ARM::VORRiv4i16:
- case ARM::VORRiv2i32:
- case ARM::VBICiv4i16:
- case ARM::VBICiv2i32:
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- case ARM::VORRiv8i16:
- case ARM::VORRiv4i32:
- case ARM::VBICiv8i16:
- case ARM::VBICiv4i32:
- if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- break;
- default:
- break;
- }
- return S;
- }
- static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
- unsigned size = fieldFromInstruction32(Insn, 18, 2);
- if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(8 << size));
- return S;
- }
- static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- Inst.addOperand(MCOperand::CreateImm(8 - Val));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- Inst.addOperand(MCOperand::CreateImm(16 - Val));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- Inst.addOperand(MCOperand::CreateImm(32 - Val));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- Inst.addOperand(MCOperand::CreateImm(64 - Val));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
- unsigned op = fieldFromInstruction32(Insn, 6, 1);
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (op) {
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail; // Writeback
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned dst = fieldFromInstruction16(Insn, 8, 3);
- unsigned imm = fieldFromInstruction16(Insn, 0, 8);
- if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
- return MCDisassembler::Fail;
- switch(Inst.getOpcode()) {
- default:
- return MCDisassembler::Fail;
- case ARM::tADR:
- break; // tADR does not explicitly represent the PC as an operand.
- case ARM::tADDrSPi:
- Inst.addOperand(MCOperand::CreateReg(ARM::SP));
- break;
- }
- Inst.addOperand(MCOperand::CreateImm(imm));
- return S;
- }
- static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Val, 0, 3);
- unsigned Rm = fieldFromInstruction32(Val, 3, 3);
- if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Val, 0, 3);
- unsigned imm = fieldFromInstruction32(Val, 3, 5);
- if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(imm));
- return S;
- }
- static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- unsigned imm = Val << 2;
- Inst.addOperand(MCOperand::CreateImm(imm));
- tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- Inst.addOperand(MCOperand::CreateReg(ARM::SP));
- Inst.addOperand(MCOperand::CreateImm(Val));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Val, 6, 4);
- unsigned Rm = fieldFromInstruction32(Val, 2, 4);
- unsigned imm = fieldFromInstruction32(Val, 0, 2);
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(imm));
- return S;
- }
- static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- switch (Inst.getOpcode()) {
- case ARM::t2PLDs:
- case ARM::t2PLDWs:
- case ARM::t2PLIs:
- break;
- default: {
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- }
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- if (Rn == 0xF) {
- switch (Inst.getOpcode()) {
- case ARM::t2LDRBs:
- Inst.setOpcode(ARM::t2LDRBpci);
- break;
- case ARM::t2LDRHs:
- Inst.setOpcode(ARM::t2LDRHpci);
- break;
- case ARM::t2LDRSHs:
- Inst.setOpcode(ARM::t2LDRSHpci);
- break;
- case ARM::t2LDRSBs:
- Inst.setOpcode(ARM::t2LDRSBpci);
- break;
- case ARM::t2PLDs:
- Inst.setOpcode(ARM::t2PLDi12);
- Inst.addOperand(MCOperand::CreateReg(ARM::PC));
- break;
- default:
- return MCDisassembler::Fail;
- }
- int imm = fieldFromInstruction32(Insn, 0, 12);
- if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
- Inst.addOperand(MCOperand::CreateImm(imm));
- return S;
- }
- unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
- addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
- addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
- if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- int imm = Val & 0xFF;
- if (!(Val & 0x100)) imm *= -1;
- Inst.addOperand(MCOperand::CreateImm(imm << 2));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Val, 9, 4);
- unsigned imm = fieldFromInstruction32(Val, 0, 9);
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Val, 8, 4);
- unsigned imm = fieldFromInstruction32(Val, 0, 8);
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(imm));
- return S;
- }
- static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- int imm = Val & 0xFF;
- if (Val == 0)
- imm = INT32_MIN;
- else if (!(Val & 0x100))
- imm *= -1;
- Inst.addOperand(MCOperand::CreateImm(imm));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Val, 9, 4);
- unsigned imm = fieldFromInstruction32(Val, 0, 9);
- // Some instructions always use an additive offset.
- switch (Inst.getOpcode()) {
- case ARM::t2LDRT:
- case ARM::t2LDRBT:
- case ARM::t2LDRHT:
- case ARM::t2LDRSBT:
- case ARM::t2LDRSHT:
- case ARM::t2STRT:
- case ARM::t2STRBT:
- case ARM::t2STRHT:
- imm |= 0x100;
- break;
- default:
- break;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned addr = fieldFromInstruction32(Insn, 0, 8);
- addr |= fieldFromInstruction32(Insn, 9, 1) << 8;
- addr |= Rn << 9;
- unsigned load = fieldFromInstruction32(Insn, 20, 1);
- if (!load) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- if (load) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Val, 13, 4);
- unsigned imm = fieldFromInstruction32(Val, 0, 12);
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(imm));
- return S;
- }
- static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
- uint64_t Address, const void *Decoder) {
- unsigned imm = fieldFromInstruction16(Insn, 0, 7);
- Inst.addOperand(MCOperand::CreateReg(ARM::SP));
- Inst.addOperand(MCOperand::CreateReg(ARM::SP));
- Inst.addOperand(MCOperand::CreateImm(imm));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- if (Inst.getOpcode() == ARM::tADDrSP) {
- unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
- Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateReg(ARM::SP));
- } else if (Inst.getOpcode() == ARM::tADDspr) {
- unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
- Inst.addOperand(MCOperand::CreateReg(ARM::SP));
- Inst.addOperand(MCOperand::CreateReg(ARM::SP));
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- return S;
- }
- static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
- uint64_t Address, const void *Decoder) {
- unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
- unsigned flags = fieldFromInstruction16(Insn, 0, 3);
- Inst.addOperand(MCOperand::CreateImm(imod));
- Inst.addOperand(MCOperand::CreateImm(flags));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned add = fieldFromInstruction32(Insn, 4, 1);
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(add));
- return S;
- }
- static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- if (!tryAddingSymbolicOperand(Address,
- (Address & ~2u) + SignExtend32<22>(Val << 1) + 4,
- true, 4, Inst, Decoder))
- Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- if (Val == 0xA || Val == 0xB)
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(Val));
- return MCDisassembler::Success;
- }
- static DecodeStatus
- DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- if (Rn == ARM::SP) S = MCDisassembler::SoftFail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus
- DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned pred = fieldFromInstruction32(Insn, 22, 4);
- if (pred == 0xE || pred == 0xF) {
- unsigned opc = fieldFromInstruction32(Insn, 4, 28);
- switch (opc) {
- default:
- return MCDisassembler::Fail;
- case 0xf3bf8f4:
- Inst.setOpcode(ARM::t2DSB);
- break;
- case 0xf3bf8f5:
- Inst.setOpcode(ARM::t2DMB);
- break;
- case 0xf3bf8f6:
- Inst.setOpcode(ARM::t2ISB);
- break;
- }
- unsigned imm = fieldFromInstruction32(Insn, 0, 4);
- return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
- }
- unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
- brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
- brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
- brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
- brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
- if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- // Decode a shifted immediate operand. These basically consist
- // of an 8-bit value, and a 4-bit directive that specifies either
- // a splat operation or a rotation.
- static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
- if (ctrl == 0) {
- unsigned byte = fieldFromInstruction32(Val, 8, 2);
- unsigned imm = fieldFromInstruction32(Val, 0, 8);
- switch (byte) {
- case 0:
- Inst.addOperand(MCOperand::CreateImm(imm));
- break;
- case 1:
- Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
- break;
- case 2:
- Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
- break;
- case 3:
- Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
- (imm << 8) | imm));
- break;
- }
- } else {
- unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
- unsigned rot = fieldFromInstruction32(Val, 7, 5);
- unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
- Inst.addOperand(MCOperand::CreateImm(imm));
- }
- return MCDisassembler::Success;
- }
- static DecodeStatus
- DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder){
- Inst.addOperand(MCOperand::CreateImm(Val << 1));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder){
- if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<22>(Val<<1) + 4,
- true, 4, Inst, Decoder))
- Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- switch (Val) {
- default:
- return MCDisassembler::Fail;
- case 0xF: // SY
- case 0xE: // ST
- case 0xB: // ISH
- case 0xA: // ISHST
- case 0x7: // NSH
- case 0x6: // NSHST
- case 0x3: // OSH
- case 0x2: // OSHST
- break;
- }
- Inst.addOperand(MCOperand::CreateImm(Val));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
- uint64_t Address, const void *Decoder) {
- if (!Val) return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(Val));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder){
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
- if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned imm = fieldFromInstruction32(Insn, 0, 12);
- imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
- imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned imm = fieldFromInstruction32(Insn, 0, 12);
- imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
- imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
- if (Rm == 0xF) S = MCDisassembler::SoftFail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned imm = fieldFromInstruction32(Insn, 0, 12);
- imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
- imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned imm = fieldFromInstruction32(Insn, 0, 12);
- imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
- imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned size = fieldFromInstruction32(Insn, 10, 2);
- unsigned align = 0;
- unsigned index = 0;
- switch (size) {
- default:
- return MCDisassembler::Fail;
- case 0:
- if (fieldFromInstruction32(Insn, 4, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 5, 3);
- break;
- case 1:
- if (fieldFromInstruction32(Insn, 5, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 6, 2);
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 2;
- break;
- case 2:
- if (fieldFromInstruction32(Insn, 6, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 7, 1);
- if (fieldFromInstruction32(Insn, 4, 2) != 0)
- align = 4;
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (Rm != 0xF) { // Writeback
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm != 0xF) {
- if (Rm != 0xD) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- } else
- Inst.addOperand(MCOperand::CreateReg(0));
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(index));
- return S;
- }
- static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned size = fieldFromInstruction32(Insn, 10, 2);
- unsigned align = 0;
- unsigned index = 0;
- switch (size) {
- default:
- return MCDisassembler::Fail;
- case 0:
- if (fieldFromInstruction32(Insn, 4, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 5, 3);
- break;
- case 1:
- if (fieldFromInstruction32(Insn, 5, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 6, 2);
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 2;
- break;
- case 2:
- if (fieldFromInstruction32(Insn, 6, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 7, 1);
- if (fieldFromInstruction32(Insn, 4, 2) != 0)
- align = 4;
- }
- if (Rm != 0xF) { // Writeback
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm != 0xF) {
- if (Rm != 0xD) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- } else
- Inst.addOperand(MCOperand::CreateReg(0));
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(index));
- return S;
- }
- static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned size = fieldFromInstruction32(Insn, 10, 2);
- unsigned align = 0;
- unsigned index = 0;
- unsigned inc = 1;
- switch (size) {
- default:
- return MCDisassembler::Fail;
- case 0:
- index = fieldFromInstruction32(Insn, 5, 3);
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 2;
- break;
- case 1:
- index = fieldFromInstruction32(Insn, 6, 2);
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 4;
- if (fieldFromInstruction32(Insn, 5, 1))
- inc = 2;
- break;
- case 2:
- if (fieldFromInstruction32(Insn, 5, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 7, 1);
- if (fieldFromInstruction32(Insn, 4, 1) != 0)
- align = 8;
- if (fieldFromInstruction32(Insn, 6, 1))
- inc = 2;
- break;
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (Rm != 0xF) { // Writeback
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm != 0xF) {
- if (Rm != 0xD) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- } else
- Inst.addOperand(MCOperand::CreateReg(0));
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(index));
- return S;
- }
- static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned size = fieldFromInstruction32(Insn, 10, 2);
- unsigned align = 0;
- unsigned index = 0;
- unsigned inc = 1;
- switch (size) {
- default:
- return MCDisassembler::Fail;
- case 0:
- index = fieldFromInstruction32(Insn, 5, 3);
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 2;
- break;
- case 1:
- index = fieldFromInstruction32(Insn, 6, 2);
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 4;
- if (fieldFromInstruction32(Insn, 5, 1))
- inc = 2;
- break;
- case 2:
- if (fieldFromInstruction32(Insn, 5, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 7, 1);
- if (fieldFromInstruction32(Insn, 4, 1) != 0)
- align = 8;
- if (fieldFromInstruction32(Insn, 6, 1))
- inc = 2;
- break;
- }
- if (Rm != 0xF) { // Writeback
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm != 0xF) {
- if (Rm != 0xD) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- } else
- Inst.addOperand(MCOperand::CreateReg(0));
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(index));
- return S;
- }
- static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned size = fieldFromInstruction32(Insn, 10, 2);
- unsigned align = 0;
- unsigned index = 0;
- unsigned inc = 1;
- switch (size) {
- default:
- return MCDisassembler::Fail;
- case 0:
- if (fieldFromInstruction32(Insn, 4, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 5, 3);
- break;
- case 1:
- if (fieldFromInstruction32(Insn, 4, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 6, 2);
- if (fieldFromInstruction32(Insn, 5, 1))
- inc = 2;
- break;
- case 2:
- if (fieldFromInstruction32(Insn, 4, 2))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 7, 1);
- if (fieldFromInstruction32(Insn, 6, 1))
- inc = 2;
- break;
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (Rm != 0xF) { // Writeback
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm != 0xF) {
- if (Rm != 0xD) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- } else
- Inst.addOperand(MCOperand::CreateReg(0));
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(index));
- return S;
- }
- static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned size = fieldFromInstruction32(Insn, 10, 2);
- unsigned align = 0;
- unsigned index = 0;
- unsigned inc = 1;
- switch (size) {
- default:
- return MCDisassembler::Fail;
- case 0:
- if (fieldFromInstruction32(Insn, 4, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 5, 3);
- break;
- case 1:
- if (fieldFromInstruction32(Insn, 4, 1))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 6, 2);
- if (fieldFromInstruction32(Insn, 5, 1))
- inc = 2;
- break;
- case 2:
- if (fieldFromInstruction32(Insn, 4, 2))
- return MCDisassembler::Fail; // UNDEFINED
- index = fieldFromInstruction32(Insn, 7, 1);
- if (fieldFromInstruction32(Insn, 6, 1))
- inc = 2;
- break;
- }
- if (Rm != 0xF) { // Writeback
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm != 0xF) {
- if (Rm != 0xD) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- } else
- Inst.addOperand(MCOperand::CreateReg(0));
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(index));
- return S;
- }
- static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned size = fieldFromInstruction32(Insn, 10, 2);
- unsigned align = 0;
- unsigned index = 0;
- unsigned inc = 1;
- switch (size) {
- default:
- return MCDisassembler::Fail;
- case 0:
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 4;
- index = fieldFromInstruction32(Insn, 5, 3);
- break;
- case 1:
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 8;
- index = fieldFromInstruction32(Insn, 6, 2);
- if (fieldFromInstruction32(Insn, 5, 1))
- inc = 2;
- break;
- case 2:
- if (fieldFromInstruction32(Insn, 4, 2))
- align = 4 << fieldFromInstruction32(Insn, 4, 2);
- index = fieldFromInstruction32(Insn, 7, 1);
- if (fieldFromInstruction32(Insn, 6, 1))
- inc = 2;
- break;
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (Rm != 0xF) { // Writeback
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm != 0xF) {
- if (Rm != 0xD) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- } else
- Inst.addOperand(MCOperand::CreateReg(0));
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(index));
- return S;
- }
- static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
- Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
- unsigned size = fieldFromInstruction32(Insn, 10, 2);
- unsigned align = 0;
- unsigned index = 0;
- unsigned inc = 1;
- switch (size) {
- default:
- return MCDisassembler::Fail;
- case 0:
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 4;
- index = fieldFromInstruction32(Insn, 5, 3);
- break;
- case 1:
- if (fieldFromInstruction32(Insn, 4, 1))
- align = 8;
- index = fieldFromInstruction32(Insn, 6, 2);
- if (fieldFromInstruction32(Insn, 5, 1))
- inc = 2;
- break;
- case 2:
- if (fieldFromInstruction32(Insn, 4, 2))
- align = 4 << fieldFromInstruction32(Insn, 4, 2);
- index = fieldFromInstruction32(Insn, 7, 1);
- if (fieldFromInstruction32(Insn, 6, 1))
- inc = 2;
- break;
- }
- if (Rm != 0xF) { // Writeback
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- }
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(align));
- if (Rm != 0xF) {
- if (Rm != 0xD) {
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
- return MCDisassembler::Fail;
- } else
- Inst.addOperand(MCOperand::CreateReg(0));
- }
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(index));
- return S;
- }
- static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
- if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
- S = MCDisassembler::SoftFail;
- if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
- unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
- if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
- S = MCDisassembler::SoftFail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned pred = fieldFromInstruction16(Insn, 4, 4);
- // The InstPrinter needs to have the low bit of the predicate in
- // the mask operand to be able to print it properly.
- unsigned mask = fieldFromInstruction16(Insn, 0, 5);
- if (pred == 0xF) {
- pred = 0xE;
- S = MCDisassembler::SoftFail;
- }
- if ((mask & 0xF) == 0) {
- // Preserve the high bit of the mask, which is the low bit of
- // the predicate.
- mask &= 0x10;
- mask |= 0x8;
- S = MCDisassembler::SoftFail;
- }
- Inst.addOperand(MCOperand::CreateImm(pred));
- Inst.addOperand(MCOperand::CreateImm(mask));
- return S;
- }
- static DecodeStatus
- DecodeT2LDRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned addr = fieldFromInstruction32(Insn, 0, 8);
- unsigned W = fieldFromInstruction32(Insn, 21, 1);
- unsigned U = fieldFromInstruction32(Insn, 23, 1);
- unsigned P = fieldFromInstruction32(Insn, 24, 1);
- bool writeback = (W == 1) | (P == 0);
- addr |= (U << 8) | (Rn << 9);
- if (writeback && (Rn == Rt || Rn == Rt2))
- Check(S, MCDisassembler::SoftFail);
- if (Rt == Rt2)
- Check(S, MCDisassembler::SoftFail);
- // Rt
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- // Rt2
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
- return MCDisassembler::Fail;
- // Writeback operand
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- // addr
- if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus
- DecodeT2STRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned addr = fieldFromInstruction32(Insn, 0, 8);
- unsigned W = fieldFromInstruction32(Insn, 21, 1);
- unsigned U = fieldFromInstruction32(Insn, 23, 1);
- unsigned P = fieldFromInstruction32(Insn, 24, 1);
- bool writeback = (W == 1) | (P == 0);
- addr |= (U << 8) | (Rn << 9);
- if (writeback && (Rn == Rt || Rn == Rt2))
- Check(S, MCDisassembler::SoftFail);
- // Writeback operand
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- // Rt
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- // Rt2
- if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
- return MCDisassembler::Fail;
- // addr
- if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, uint32_t Insn,
- uint64_t Address, const void *Decoder) {
- unsigned sign1 = fieldFromInstruction32(Insn, 21, 1);
- unsigned sign2 = fieldFromInstruction32(Insn, 23, 1);
- if (sign1 != sign2) return MCDisassembler::Fail;
- unsigned Val = fieldFromInstruction32(Insn, 0, 8);
- Val |= fieldFromInstruction32(Insn, 12, 3) << 8;
- Val |= fieldFromInstruction32(Insn, 26, 1) << 11;
- Val |= sign1 << 12;
- Inst.addOperand(MCOperand::CreateImm(SignExtend32<13>(Val)));
- return MCDisassembler::Success;
- }
- static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, uint32_t Val,
- uint64_t Address,
- const void *Decoder) {
- DecodeStatus S = MCDisassembler::Success;
- // Shift of "asr #32" is not allowed in Thumb2 mode.
- if (Val == 0x20) S = MCDisassembler::SoftFail;
- Inst.addOperand(MCOperand::CreateImm(Val));
- return S;
- }
- static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
- unsigned Rt2 = fieldFromInstruction32(Insn, 0, 4);
- unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
- unsigned pred = fieldFromInstruction32(Insn, 28, 4);
- if (pred == 0xF)
- return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
- DecodeStatus S = MCDisassembler::Success;
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
- return MCDisassembler::Fail;
- return S;
- }
- static DecodeStatus DecodeVCVTD(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- unsigned Vd = (fieldFromInstruction32(Insn, 12, 4) << 0);
- Vd |= (fieldFromInstruction32(Insn, 22, 1) << 4);
- unsigned Vm = (fieldFromInstruction32(Insn, 0, 4) << 0);
- Vm |= (fieldFromInstruction32(Insn, 5, 1) << 4);
- unsigned imm = fieldFromInstruction32(Insn, 16, 6);
- unsigned cmode = fieldFromInstruction32(Insn, 8, 4);
- DecodeStatus S = MCDisassembler::Success;
- // VMOVv2f32 is ambiguous with these decodings.
- if (!(imm & 0x38) && cmode == 0xF) {
- Inst.setOpcode(ARM::VMOVv2f32);
- return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
- }
- if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
- if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(64 - imm));
- return S;
- }
- static DecodeStatus DecodeVCVTQ(llvm::MCInst &Inst, unsigned Insn,
- uint64_t Address, const void *Decoder) {
- unsigned Vd = (fieldFromInstruction32(Insn, 12, 4) << 0);
- Vd |= (fieldFromInstruction32(Insn, 22, 1) << 4);
- unsigned Vm = (fieldFromInstruction32(Insn, 0, 4) << 0);
- Vm |= (fieldFromInstruction32(Insn, 5, 1) << 4);
- unsigned imm = fieldFromInstruction32(Insn, 16, 6);
- unsigned cmode = fieldFromInstruction32(Insn, 8, 4);
- DecodeStatus S = MCDisassembler::Success;
- // VMOVv4f32 is ambiguous with these decodings.
- if (!(imm & 0x38) && cmode == 0xF) {
- Inst.setOpcode(ARM::VMOVv4f32);
- return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
- }
- if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
- if (!Check(S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
- return MCDisassembler::Fail;
- if (!Check(S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
- return MCDisassembler::Fail;
- Inst.addOperand(MCOperand::CreateImm(64 - imm));
- return S;
- }
|