ARMDisassembler.cpp 139 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090
  1. //===-- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA --------------===//
  2. //
  3. // The LLVM Compiler Infrastructure
  4. //
  5. // This file is distributed under the University of Illinois Open Source
  6. // License. See LICENSE.TXT for details.
  7. //
  8. //===----------------------------------------------------------------------===//
  9. #define DEBUG_TYPE "arm-disassembler"
  10. #include "ARM.h"
  11. #include "ARMSubtarget.h"
  12. #include "MCTargetDesc/ARMAddressingModes.h"
  13. #include "MCTargetDesc/ARMMCExpr.h"
  14. #include "MCTargetDesc/ARMBaseInfo.h"
  15. #include "llvm/MC/EDInstInfo.h"
  16. #include "llvm/MC/MCInst.h"
  17. #include "llvm/MC/MCInstrDesc.h"
  18. #include "llvm/MC/MCExpr.h"
  19. #include "llvm/MC/MCContext.h"
  20. #include "llvm/MC/MCDisassembler.h"
  21. #include "llvm/Support/Debug.h"
  22. #include "llvm/Support/MemoryObject.h"
  23. #include "llvm/Support/ErrorHandling.h"
  24. #include "llvm/Support/TargetRegistry.h"
  25. #include "llvm/Support/raw_ostream.h"
  26. using namespace llvm;
  27. typedef MCDisassembler::DecodeStatus DecodeStatus;
  28. namespace {
  29. /// ARMDisassembler - ARM disassembler for all ARM platforms.
  30. class ARMDisassembler : public MCDisassembler {
  31. public:
  32. /// Constructor - Initializes the disassembler.
  33. ///
  34. ARMDisassembler(const MCSubtargetInfo &STI) :
  35. MCDisassembler(STI) {
  36. }
  37. ~ARMDisassembler() {
  38. }
  39. /// getInstruction - See MCDisassembler.
  40. DecodeStatus getInstruction(MCInst &instr,
  41. uint64_t &size,
  42. const MemoryObject &region,
  43. uint64_t address,
  44. raw_ostream &vStream,
  45. raw_ostream &cStream) const;
  46. /// getEDInfo - See MCDisassembler.
  47. const EDInstInfo *getEDInfo() const;
  48. private:
  49. };
  50. /// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
  51. class ThumbDisassembler : public MCDisassembler {
  52. public:
  53. /// Constructor - Initializes the disassembler.
  54. ///
  55. ThumbDisassembler(const MCSubtargetInfo &STI) :
  56. MCDisassembler(STI) {
  57. }
  58. ~ThumbDisassembler() {
  59. }
  60. /// getInstruction - See MCDisassembler.
  61. DecodeStatus getInstruction(MCInst &instr,
  62. uint64_t &size,
  63. const MemoryObject &region,
  64. uint64_t address,
  65. raw_ostream &vStream,
  66. raw_ostream &cStream) const;
  67. /// getEDInfo - See MCDisassembler.
  68. const EDInstInfo *getEDInfo() const;
  69. private:
  70. mutable std::vector<unsigned> ITBlock;
  71. DecodeStatus AddThumbPredicate(MCInst&) const;
  72. void UpdateThumbVFPPredicate(MCInst&) const;
  73. };
  74. }
  75. static bool Check(DecodeStatus &Out, DecodeStatus In) {
  76. switch (In) {
  77. case MCDisassembler::Success:
  78. // Out stays the same.
  79. return true;
  80. case MCDisassembler::SoftFail:
  81. Out = In;
  82. return true;
  83. case MCDisassembler::Fail:
  84. Out = In;
  85. return false;
  86. }
  87. llvm_unreachable("Invalid DecodeStatus!");
  88. }
  89. // Forward declare these because the autogenerated code will reference them.
  90. // Definitions are further down.
  91. static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  92. uint64_t Address, const void *Decoder);
  93. static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
  94. unsigned RegNo, uint64_t Address,
  95. const void *Decoder);
  96. static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  97. uint64_t Address, const void *Decoder);
  98. static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  99. uint64_t Address, const void *Decoder);
  100. static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  101. uint64_t Address, const void *Decoder);
  102. static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  103. uint64_t Address, const void *Decoder);
  104. static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  105. uint64_t Address, const void *Decoder);
  106. static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  107. uint64_t Address, const void *Decoder);
  108. static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
  109. unsigned RegNo,
  110. uint64_t Address,
  111. const void *Decoder);
  112. static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  113. uint64_t Address, const void *Decoder);
  114. static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
  115. uint64_t Address, const void *Decoder);
  116. static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
  117. uint64_t Address, const void *Decoder);
  118. static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
  119. uint64_t Address, const void *Decoder);
  120. static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
  121. uint64_t Address, const void *Decoder);
  122. static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
  123. uint64_t Address, const void *Decoder);
  124. static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
  125. uint64_t Address, const void *Decoder);
  126. static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
  127. uint64_t Address, const void *Decoder);
  128. static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
  129. uint64_t Address, const void *Decoder);
  130. static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
  131. unsigned Insn,
  132. uint64_t Address,
  133. const void *Decoder);
  134. static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
  135. uint64_t Address, const void *Decoder);
  136. static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
  137. uint64_t Address, const void *Decoder);
  138. static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
  139. uint64_t Address, const void *Decoder);
  140. static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
  141. uint64_t Address, const void *Decoder);
  142. static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
  143. unsigned Insn,
  144. uint64_t Adddress,
  145. const void *Decoder);
  146. static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
  147. uint64_t Address, const void *Decoder);
  148. static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
  149. uint64_t Address, const void *Decoder);
  150. static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
  151. uint64_t Address, const void *Decoder);
  152. static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
  153. uint64_t Address, const void *Decoder);
  154. static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
  155. uint64_t Address, const void *Decoder);
  156. static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
  157. uint64_t Address, const void *Decoder);
  158. static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
  159. uint64_t Address, const void *Decoder);
  160. static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
  161. uint64_t Address, const void *Decoder);
  162. static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
  163. uint64_t Address, const void *Decoder);
  164. static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
  165. uint64_t Address, const void *Decoder);
  166. static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
  167. uint64_t Address, const void *Decoder);
  168. static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
  169. uint64_t Address, const void *Decoder);
  170. static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
  171. uint64_t Address, const void *Decoder);
  172. static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
  173. uint64_t Address, const void *Decoder);
  174. static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
  175. uint64_t Address, const void *Decoder);
  176. static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
  177. uint64_t Address, const void *Decoder);
  178. static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
  179. uint64_t Address, const void *Decoder);
  180. static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
  181. uint64_t Address, const void *Decoder);
  182. static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
  183. uint64_t Address, const void *Decoder);
  184. static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
  185. uint64_t Address, const void *Decoder);
  186. static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
  187. uint64_t Address, const void *Decoder);
  188. static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
  189. uint64_t Address, const void *Decoder);
  190. static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
  191. uint64_t Address, const void *Decoder);
  192. static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
  193. uint64_t Address, const void *Decoder);
  194. static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
  195. uint64_t Address, const void *Decoder);
  196. static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
  197. uint64_t Address, const void *Decoder);
  198. static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
  199. uint64_t Address, const void *Decoder);
  200. static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
  201. uint64_t Address, const void *Decoder);
  202. static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
  203. uint64_t Address, const void *Decoder);
  204. static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
  205. uint64_t Address, const void *Decoder);
  206. static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
  207. uint64_t Address, const void *Decoder);
  208. static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
  209. uint64_t Address, const void *Decoder);
  210. static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
  211. uint64_t Address, const void *Decoder);
  212. static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
  213. uint64_t Address, const void *Decoder);
  214. static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
  215. uint64_t Address, const void *Decoder);
  216. static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
  217. uint64_t Address, const void *Decoder);
  218. static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
  219. uint64_t Address, const void *Decoder);
  220. static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
  221. uint64_t Address, const void *Decoder);
  222. static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
  223. uint64_t Address, const void *Decoder);
  224. static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
  225. uint64_t Address, const void *Decoder);
  226. static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
  227. uint64_t Address, const void *Decoder);
  228. static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
  229. uint64_t Address, const void *Decoder);
  230. static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
  231. uint64_t Address, const void *Decoder);
  232. static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
  233. uint64_t Address, const void *Decoder);
  234. static DecodeStatus DecodeVCVTD(llvm::MCInst &Inst, unsigned Insn,
  235. uint64_t Address, const void *Decoder);
  236. static DecodeStatus DecodeVCVTQ(llvm::MCInst &Inst, unsigned Insn,
  237. uint64_t Address, const void *Decoder);
  238. static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
  239. uint64_t Address, const void *Decoder);
  240. static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
  241. uint64_t Address, const void *Decoder);
  242. static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
  243. uint64_t Address, const void *Decoder);
  244. static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
  245. uint64_t Address, const void *Decoder);
  246. static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
  247. uint64_t Address, const void *Decoder);
  248. static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
  249. uint64_t Address, const void *Decoder);
  250. static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
  251. uint64_t Address, const void *Decoder);
  252. static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
  253. uint64_t Address, const void *Decoder);
  254. static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
  255. uint64_t Address, const void *Decoder);
  256. static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
  257. uint64_t Address, const void *Decoder);
  258. static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
  259. uint64_t Address, const void *Decoder);
  260. static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
  261. uint64_t Address, const void *Decoder);
  262. static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
  263. uint64_t Address, const void *Decoder);
  264. static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
  265. uint64_t Address, const void *Decoder);
  266. static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
  267. uint64_t Address, const void *Decoder);
  268. static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
  269. uint64_t Address, const void *Decoder);
  270. static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
  271. uint64_t Address, const void *Decoder);
  272. static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
  273. uint64_t Address, const void *Decoder);
  274. static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
  275. uint64_t Address, const void *Decoder);
  276. static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
  277. uint64_t Address, const void *Decoder);
  278. static DecodeStatus DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Val,
  279. uint64_t Address, const void *Decoder);
  280. static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
  281. uint64_t Address, const void *Decoder);
  282. static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
  283. uint64_t Address, const void *Decoder);
  284. static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
  285. uint64_t Address, const void *Decoder);
  286. static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
  287. uint64_t Address, const void *Decoder);
  288. static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
  289. uint64_t Address, const void *Decoder);
  290. static DecodeStatus DecodeT2LDRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
  291. uint64_t Address, const void *Decoder);
  292. static DecodeStatus DecodeT2STRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
  293. uint64_t Address, const void *Decoder);
  294. static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, unsigned Val,
  295. uint64_t Address, const void *Decoder);
  296. static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Val,
  297. uint64_t Address, const void *Decoder);
  298. static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, unsigned Val,
  299. uint64_t Address, const void *Decoder);
  300. #include "ARMGenDisassemblerTables.inc"
  301. #include "ARMGenInstrInfo.inc"
  302. #include "ARMGenEDInfo.inc"
  303. static MCDisassembler *createARMDisassembler(const Target &T, const MCSubtargetInfo &STI) {
  304. return new ARMDisassembler(STI);
  305. }
  306. static MCDisassembler *createThumbDisassembler(const Target &T, const MCSubtargetInfo &STI) {
  307. return new ThumbDisassembler(STI);
  308. }
  309. const EDInstInfo *ARMDisassembler::getEDInfo() const {
  310. return instInfoARM;
  311. }
  312. const EDInstInfo *ThumbDisassembler::getEDInfo() const {
  313. return instInfoARM;
  314. }
  315. DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
  316. const MemoryObject &Region,
  317. uint64_t Address,
  318. raw_ostream &os,
  319. raw_ostream &cs) const {
  320. CommentStream = &cs;
  321. uint8_t bytes[4];
  322. assert(!(STI.getFeatureBits() & ARM::ModeThumb) &&
  323. "Asked to disassemble an ARM instruction but Subtarget is in Thumb mode!");
  324. // We want to read exactly 4 bytes of data.
  325. if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
  326. Size = 0;
  327. return MCDisassembler::Fail;
  328. }
  329. // Encoded as a small-endian 32-bit word in the stream.
  330. uint32_t insn = (bytes[3] << 24) |
  331. (bytes[2] << 16) |
  332. (bytes[1] << 8) |
  333. (bytes[0] << 0);
  334. // Calling the auto-generated decoder function.
  335. DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this, STI);
  336. if (result != MCDisassembler::Fail) {
  337. Size = 4;
  338. return result;
  339. }
  340. // VFP and NEON instructions, similarly, are shared between ARM
  341. // and Thumb modes.
  342. MI.clear();
  343. result = decodeVFPInstruction32(MI, insn, Address, this, STI);
  344. if (result != MCDisassembler::Fail) {
  345. Size = 4;
  346. return result;
  347. }
  348. MI.clear();
  349. result = decodeNEONDataInstruction32(MI, insn, Address, this, STI);
  350. if (result != MCDisassembler::Fail) {
  351. Size = 4;
  352. // Add a fake predicate operand, because we share these instruction
  353. // definitions with Thumb2 where these instructions are predicable.
  354. if (!DecodePredicateOperand(MI, 0xE, Address, this))
  355. return MCDisassembler::Fail;
  356. return result;
  357. }
  358. MI.clear();
  359. result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this, STI);
  360. if (result != MCDisassembler::Fail) {
  361. Size = 4;
  362. // Add a fake predicate operand, because we share these instruction
  363. // definitions with Thumb2 where these instructions are predicable.
  364. if (!DecodePredicateOperand(MI, 0xE, Address, this))
  365. return MCDisassembler::Fail;
  366. return result;
  367. }
  368. MI.clear();
  369. result = decodeNEONDupInstruction32(MI, insn, Address, this, STI);
  370. if (result != MCDisassembler::Fail) {
  371. Size = 4;
  372. // Add a fake predicate operand, because we share these instruction
  373. // definitions with Thumb2 where these instructions are predicable.
  374. if (!DecodePredicateOperand(MI, 0xE, Address, this))
  375. return MCDisassembler::Fail;
  376. return result;
  377. }
  378. MI.clear();
  379. Size = 0;
  380. return MCDisassembler::Fail;
  381. }
  382. namespace llvm {
  383. extern const MCInstrDesc ARMInsts[];
  384. }
  385. /// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
  386. /// immediate Value in the MCInst. The immediate Value has had any PC
  387. /// adjustment made by the caller. If the instruction is a branch instruction
  388. /// then isBranch is true, else false. If the getOpInfo() function was set as
  389. /// part of the setupForSymbolicDisassembly() call then that function is called
  390. /// to get any symbolic information at the Address for this instruction. If
  391. /// that returns non-zero then the symbolic information it returns is used to
  392. /// create an MCExpr and that is added as an operand to the MCInst. If
  393. /// getOpInfo() returns zero and isBranch is true then a symbol look up for
  394. /// Value is done and if a symbol is found an MCExpr is created with that, else
  395. /// an MCExpr with Value is created. This function returns true if it adds an
  396. /// operand to the MCInst and false otherwise.
  397. static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
  398. bool isBranch, uint64_t InstSize,
  399. MCInst &MI, const void *Decoder) {
  400. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  401. LLVMOpInfoCallback getOpInfo = Dis->getLLVMOpInfoCallback();
  402. struct LLVMOpInfo1 SymbolicOp;
  403. memset(&SymbolicOp, '\0', sizeof(struct LLVMOpInfo1));
  404. SymbolicOp.Value = Value;
  405. void *DisInfo = Dis->getDisInfoBlock();
  406. if (!getOpInfo ||
  407. !getOpInfo(DisInfo, Address, 0 /* Offset */, InstSize, 1, &SymbolicOp)) {
  408. // Clear SymbolicOp.Value from above and also all other fields.
  409. memset(&SymbolicOp, '\0', sizeof(struct LLVMOpInfo1));
  410. LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
  411. if (!SymbolLookUp)
  412. return false;
  413. uint64_t ReferenceType;
  414. if (isBranch)
  415. ReferenceType = LLVMDisassembler_ReferenceType_In_Branch;
  416. else
  417. ReferenceType = LLVMDisassembler_ReferenceType_InOut_None;
  418. const char *ReferenceName;
  419. const char *Name = SymbolLookUp(DisInfo, Value, &ReferenceType, Address,
  420. &ReferenceName);
  421. if (Name) {
  422. SymbolicOp.AddSymbol.Name = Name;
  423. SymbolicOp.AddSymbol.Present = true;
  424. }
  425. // For branches always create an MCExpr so it gets printed as hex address.
  426. else if (isBranch) {
  427. SymbolicOp.Value = Value;
  428. }
  429. if(ReferenceType == LLVMDisassembler_ReferenceType_Out_SymbolStub)
  430. (*Dis->CommentStream) << "symbol stub for: " << ReferenceName;
  431. if (!Name && !isBranch)
  432. return false;
  433. }
  434. MCContext *Ctx = Dis->getMCContext();
  435. const MCExpr *Add = NULL;
  436. if (SymbolicOp.AddSymbol.Present) {
  437. if (SymbolicOp.AddSymbol.Name) {
  438. StringRef Name(SymbolicOp.AddSymbol.Name);
  439. MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
  440. Add = MCSymbolRefExpr::Create(Sym, *Ctx);
  441. } else {
  442. Add = MCConstantExpr::Create(SymbolicOp.AddSymbol.Value, *Ctx);
  443. }
  444. }
  445. const MCExpr *Sub = NULL;
  446. if (SymbolicOp.SubtractSymbol.Present) {
  447. if (SymbolicOp.SubtractSymbol.Name) {
  448. StringRef Name(SymbolicOp.SubtractSymbol.Name);
  449. MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
  450. Sub = MCSymbolRefExpr::Create(Sym, *Ctx);
  451. } else {
  452. Sub = MCConstantExpr::Create(SymbolicOp.SubtractSymbol.Value, *Ctx);
  453. }
  454. }
  455. const MCExpr *Off = NULL;
  456. if (SymbolicOp.Value != 0)
  457. Off = MCConstantExpr::Create(SymbolicOp.Value, *Ctx);
  458. const MCExpr *Expr;
  459. if (Sub) {
  460. const MCExpr *LHS;
  461. if (Add)
  462. LHS = MCBinaryExpr::CreateSub(Add, Sub, *Ctx);
  463. else
  464. LHS = MCUnaryExpr::CreateMinus(Sub, *Ctx);
  465. if (Off != 0)
  466. Expr = MCBinaryExpr::CreateAdd(LHS, Off, *Ctx);
  467. else
  468. Expr = LHS;
  469. } else if (Add) {
  470. if (Off != 0)
  471. Expr = MCBinaryExpr::CreateAdd(Add, Off, *Ctx);
  472. else
  473. Expr = Add;
  474. } else {
  475. if (Off != 0)
  476. Expr = Off;
  477. else
  478. Expr = MCConstantExpr::Create(0, *Ctx);
  479. }
  480. if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_HI16)
  481. MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateUpper16(Expr, *Ctx)));
  482. else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_LO16)
  483. MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateLower16(Expr, *Ctx)));
  484. else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_None)
  485. MI.addOperand(MCOperand::CreateExpr(Expr));
  486. else
  487. llvm_unreachable("bad SymbolicOp.VariantKind");
  488. return true;
  489. }
  490. /// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
  491. /// referenced by a load instruction with the base register that is the Pc.
  492. /// These can often be values in a literal pool near the Address of the
  493. /// instruction. The Address of the instruction and its immediate Value are
  494. /// used as a possible literal pool entry. The SymbolLookUp call back will
  495. /// return the name of a symbol referenced by the the literal pool's entry if
  496. /// the referenced address is that of a symbol. Or it will return a pointer to
  497. /// a literal 'C' string if the referenced address of the literal pool's entry
  498. /// is an address into a section with 'C' string literals.
  499. static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
  500. const void *Decoder) {
  501. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  502. LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
  503. if (SymbolLookUp) {
  504. void *DisInfo = Dis->getDisInfoBlock();
  505. uint64_t ReferenceType;
  506. ReferenceType = LLVMDisassembler_ReferenceType_In_PCrel_Load;
  507. const char *ReferenceName;
  508. (void)SymbolLookUp(DisInfo, Value, &ReferenceType, Address, &ReferenceName);
  509. if(ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_SymAddr ||
  510. ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_CstrAddr)
  511. (*Dis->CommentStream) << "literal pool for: " << ReferenceName;
  512. }
  513. }
  514. // Thumb1 instructions don't have explicit S bits. Rather, they
  515. // implicitly set CPSR. Since it's not represented in the encoding, the
  516. // auto-generated decoder won't inject the CPSR operand. We need to fix
  517. // that as a post-pass.
  518. static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
  519. const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
  520. unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
  521. MCInst::iterator I = MI.begin();
  522. for (unsigned i = 0; i < NumOps; ++i, ++I) {
  523. if (I == MI.end()) break;
  524. if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
  525. if (i > 0 && OpInfo[i-1].isPredicate()) continue;
  526. MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
  527. return;
  528. }
  529. }
  530. MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
  531. }
  532. // Most Thumb instructions don't have explicit predicates in the
  533. // encoding, but rather get their predicates from IT context. We need
  534. // to fix up the predicate operands using this context information as a
  535. // post-pass.
  536. MCDisassembler::DecodeStatus
  537. ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
  538. MCDisassembler::DecodeStatus S = Success;
  539. // A few instructions actually have predicates encoded in them. Don't
  540. // try to overwrite it if we're seeing one of those.
  541. switch (MI.getOpcode()) {
  542. case ARM::tBcc:
  543. case ARM::t2Bcc:
  544. case ARM::tCBZ:
  545. case ARM::tCBNZ:
  546. case ARM::tCPS:
  547. case ARM::t2CPS3p:
  548. case ARM::t2CPS2p:
  549. case ARM::t2CPS1p:
  550. case ARM::tMOVSr:
  551. case ARM::tSETEND:
  552. // Some instructions (mostly conditional branches) are not
  553. // allowed in IT blocks.
  554. if (!ITBlock.empty())
  555. S = SoftFail;
  556. else
  557. return Success;
  558. break;
  559. case ARM::tB:
  560. case ARM::t2B:
  561. case ARM::t2TBB:
  562. case ARM::t2TBH:
  563. // Some instructions (mostly unconditional branches) can
  564. // only appears at the end of, or outside of, an IT.
  565. if (ITBlock.size() > 1)
  566. S = SoftFail;
  567. break;
  568. default:
  569. break;
  570. }
  571. // If we're in an IT block, base the predicate on that. Otherwise,
  572. // assume a predicate of AL.
  573. unsigned CC;
  574. if (!ITBlock.empty()) {
  575. CC = ITBlock.back();
  576. if (CC == 0xF)
  577. CC = ARMCC::AL;
  578. ITBlock.pop_back();
  579. } else
  580. CC = ARMCC::AL;
  581. const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
  582. unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
  583. MCInst::iterator I = MI.begin();
  584. for (unsigned i = 0; i < NumOps; ++i, ++I) {
  585. if (I == MI.end()) break;
  586. if (OpInfo[i].isPredicate()) {
  587. I = MI.insert(I, MCOperand::CreateImm(CC));
  588. ++I;
  589. if (CC == ARMCC::AL)
  590. MI.insert(I, MCOperand::CreateReg(0));
  591. else
  592. MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
  593. return S;
  594. }
  595. }
  596. I = MI.insert(I, MCOperand::CreateImm(CC));
  597. ++I;
  598. if (CC == ARMCC::AL)
  599. MI.insert(I, MCOperand::CreateReg(0));
  600. else
  601. MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
  602. return S;
  603. }
  604. // Thumb VFP instructions are a special case. Because we share their
  605. // encodings between ARM and Thumb modes, and they are predicable in ARM
  606. // mode, the auto-generated decoder will give them an (incorrect)
  607. // predicate operand. We need to rewrite these operands based on the IT
  608. // context as a post-pass.
  609. void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
  610. unsigned CC;
  611. if (!ITBlock.empty()) {
  612. CC = ITBlock.back();
  613. ITBlock.pop_back();
  614. } else
  615. CC = ARMCC::AL;
  616. const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
  617. MCInst::iterator I = MI.begin();
  618. unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
  619. for (unsigned i = 0; i < NumOps; ++i, ++I) {
  620. if (OpInfo[i].isPredicate() ) {
  621. I->setImm(CC);
  622. ++I;
  623. if (CC == ARMCC::AL)
  624. I->setReg(0);
  625. else
  626. I->setReg(ARM::CPSR);
  627. return;
  628. }
  629. }
  630. }
  631. DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
  632. const MemoryObject &Region,
  633. uint64_t Address,
  634. raw_ostream &os,
  635. raw_ostream &cs) const {
  636. CommentStream = &cs;
  637. uint8_t bytes[4];
  638. assert((STI.getFeatureBits() & ARM::ModeThumb) &&
  639. "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
  640. // We want to read exactly 2 bytes of data.
  641. if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
  642. Size = 0;
  643. return MCDisassembler::Fail;
  644. }
  645. uint16_t insn16 = (bytes[1] << 8) | bytes[0];
  646. DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this, STI);
  647. if (result != MCDisassembler::Fail) {
  648. Size = 2;
  649. Check(result, AddThumbPredicate(MI));
  650. return result;
  651. }
  652. MI.clear();
  653. result = decodeThumbSBitInstruction16(MI, insn16, Address, this, STI);
  654. if (result) {
  655. Size = 2;
  656. bool InITBlock = !ITBlock.empty();
  657. Check(result, AddThumbPredicate(MI));
  658. AddThumb1SBit(MI, InITBlock);
  659. return result;
  660. }
  661. MI.clear();
  662. result = decodeThumb2Instruction16(MI, insn16, Address, this, STI);
  663. if (result != MCDisassembler::Fail) {
  664. Size = 2;
  665. // Nested IT blocks are UNPREDICTABLE. Must be checked before we add
  666. // the Thumb predicate.
  667. if (MI.getOpcode() == ARM::t2IT && !ITBlock.empty())
  668. result = MCDisassembler::SoftFail;
  669. Check(result, AddThumbPredicate(MI));
  670. // If we find an IT instruction, we need to parse its condition
  671. // code and mask operands so that we can apply them correctly
  672. // to the subsequent instructions.
  673. if (MI.getOpcode() == ARM::t2IT) {
  674. // (3 - the number of trailing zeros) is the number of then / else.
  675. unsigned firstcond = MI.getOperand(0).getImm();
  676. unsigned Mask = MI.getOperand(1).getImm();
  677. unsigned CondBit0 = Mask >> 4 & 1;
  678. unsigned NumTZ = CountTrailingZeros_32(Mask);
  679. assert(NumTZ <= 3 && "Invalid IT mask!");
  680. for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
  681. bool T = ((Mask >> Pos) & 1) == CondBit0;
  682. if (T)
  683. ITBlock.insert(ITBlock.begin(), firstcond);
  684. else
  685. ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
  686. }
  687. ITBlock.push_back(firstcond);
  688. }
  689. return result;
  690. }
  691. // We want to read exactly 4 bytes of data.
  692. if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
  693. Size = 0;
  694. return MCDisassembler::Fail;
  695. }
  696. uint32_t insn32 = (bytes[3] << 8) |
  697. (bytes[2] << 0) |
  698. (bytes[1] << 24) |
  699. (bytes[0] << 16);
  700. MI.clear();
  701. result = decodeThumbInstruction32(MI, insn32, Address, this, STI);
  702. if (result != MCDisassembler::Fail) {
  703. Size = 4;
  704. bool InITBlock = ITBlock.size();
  705. Check(result, AddThumbPredicate(MI));
  706. AddThumb1SBit(MI, InITBlock);
  707. return result;
  708. }
  709. MI.clear();
  710. result = decodeThumb2Instruction32(MI, insn32, Address, this, STI);
  711. if (result != MCDisassembler::Fail) {
  712. Size = 4;
  713. Check(result, AddThumbPredicate(MI));
  714. return result;
  715. }
  716. MI.clear();
  717. result = decodeVFPInstruction32(MI, insn32, Address, this, STI);
  718. if (result != MCDisassembler::Fail) {
  719. Size = 4;
  720. UpdateThumbVFPPredicate(MI);
  721. return result;
  722. }
  723. MI.clear();
  724. result = decodeNEONDupInstruction32(MI, insn32, Address, this, STI);
  725. if (result != MCDisassembler::Fail) {
  726. Size = 4;
  727. Check(result, AddThumbPredicate(MI));
  728. return result;
  729. }
  730. if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
  731. MI.clear();
  732. uint32_t NEONLdStInsn = insn32;
  733. NEONLdStInsn &= 0xF0FFFFFF;
  734. NEONLdStInsn |= 0x04000000;
  735. result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this, STI);
  736. if (result != MCDisassembler::Fail) {
  737. Size = 4;
  738. Check(result, AddThumbPredicate(MI));
  739. return result;
  740. }
  741. }
  742. if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
  743. MI.clear();
  744. uint32_t NEONDataInsn = insn32;
  745. NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
  746. NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
  747. NEONDataInsn |= 0x12000000; // Set bits 28 and 25
  748. result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this, STI);
  749. if (result != MCDisassembler::Fail) {
  750. Size = 4;
  751. Check(result, AddThumbPredicate(MI));
  752. return result;
  753. }
  754. }
  755. Size = 0;
  756. return MCDisassembler::Fail;
  757. }
  758. extern "C" void LLVMInitializeARMDisassembler() {
  759. TargetRegistry::RegisterMCDisassembler(TheARMTarget,
  760. createARMDisassembler);
  761. TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
  762. createThumbDisassembler);
  763. }
  764. static const unsigned GPRDecoderTable[] = {
  765. ARM::R0, ARM::R1, ARM::R2, ARM::R3,
  766. ARM::R4, ARM::R5, ARM::R6, ARM::R7,
  767. ARM::R8, ARM::R9, ARM::R10, ARM::R11,
  768. ARM::R12, ARM::SP, ARM::LR, ARM::PC
  769. };
  770. static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  771. uint64_t Address, const void *Decoder) {
  772. if (RegNo > 15)
  773. return MCDisassembler::Fail;
  774. unsigned Register = GPRDecoderTable[RegNo];
  775. Inst.addOperand(MCOperand::CreateReg(Register));
  776. return MCDisassembler::Success;
  777. }
  778. static DecodeStatus
  779. DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  780. uint64_t Address, const void *Decoder) {
  781. if (RegNo == 15) return MCDisassembler::Fail;
  782. return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
  783. }
  784. static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  785. uint64_t Address, const void *Decoder) {
  786. if (RegNo > 7)
  787. return MCDisassembler::Fail;
  788. return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
  789. }
  790. static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  791. uint64_t Address, const void *Decoder) {
  792. unsigned Register = 0;
  793. switch (RegNo) {
  794. case 0:
  795. Register = ARM::R0;
  796. break;
  797. case 1:
  798. Register = ARM::R1;
  799. break;
  800. case 2:
  801. Register = ARM::R2;
  802. break;
  803. case 3:
  804. Register = ARM::R3;
  805. break;
  806. case 9:
  807. Register = ARM::R9;
  808. break;
  809. case 12:
  810. Register = ARM::R12;
  811. break;
  812. default:
  813. return MCDisassembler::Fail;
  814. }
  815. Inst.addOperand(MCOperand::CreateReg(Register));
  816. return MCDisassembler::Success;
  817. }
  818. static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  819. uint64_t Address, const void *Decoder) {
  820. if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
  821. return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
  822. }
  823. static const unsigned SPRDecoderTable[] = {
  824. ARM::S0, ARM::S1, ARM::S2, ARM::S3,
  825. ARM::S4, ARM::S5, ARM::S6, ARM::S7,
  826. ARM::S8, ARM::S9, ARM::S10, ARM::S11,
  827. ARM::S12, ARM::S13, ARM::S14, ARM::S15,
  828. ARM::S16, ARM::S17, ARM::S18, ARM::S19,
  829. ARM::S20, ARM::S21, ARM::S22, ARM::S23,
  830. ARM::S24, ARM::S25, ARM::S26, ARM::S27,
  831. ARM::S28, ARM::S29, ARM::S30, ARM::S31
  832. };
  833. static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  834. uint64_t Address, const void *Decoder) {
  835. if (RegNo > 31)
  836. return MCDisassembler::Fail;
  837. unsigned Register = SPRDecoderTable[RegNo];
  838. Inst.addOperand(MCOperand::CreateReg(Register));
  839. return MCDisassembler::Success;
  840. }
  841. static const unsigned DPRDecoderTable[] = {
  842. ARM::D0, ARM::D1, ARM::D2, ARM::D3,
  843. ARM::D4, ARM::D5, ARM::D6, ARM::D7,
  844. ARM::D8, ARM::D9, ARM::D10, ARM::D11,
  845. ARM::D12, ARM::D13, ARM::D14, ARM::D15,
  846. ARM::D16, ARM::D17, ARM::D18, ARM::D19,
  847. ARM::D20, ARM::D21, ARM::D22, ARM::D23,
  848. ARM::D24, ARM::D25, ARM::D26, ARM::D27,
  849. ARM::D28, ARM::D29, ARM::D30, ARM::D31
  850. };
  851. static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  852. uint64_t Address, const void *Decoder) {
  853. if (RegNo > 31)
  854. return MCDisassembler::Fail;
  855. unsigned Register = DPRDecoderTable[RegNo];
  856. Inst.addOperand(MCOperand::CreateReg(Register));
  857. return MCDisassembler::Success;
  858. }
  859. static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  860. uint64_t Address, const void *Decoder) {
  861. if (RegNo > 7)
  862. return MCDisassembler::Fail;
  863. return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
  864. }
  865. static DecodeStatus
  866. DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  867. uint64_t Address, const void *Decoder) {
  868. if (RegNo > 15)
  869. return MCDisassembler::Fail;
  870. return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
  871. }
  872. static const unsigned QPRDecoderTable[] = {
  873. ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
  874. ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
  875. ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
  876. ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
  877. };
  878. static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
  879. uint64_t Address, const void *Decoder) {
  880. if (RegNo > 31)
  881. return MCDisassembler::Fail;
  882. RegNo >>= 1;
  883. unsigned Register = QPRDecoderTable[RegNo];
  884. Inst.addOperand(MCOperand::CreateReg(Register));
  885. return MCDisassembler::Success;
  886. }
  887. static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
  888. uint64_t Address, const void *Decoder) {
  889. if (Val == 0xF) return MCDisassembler::Fail;
  890. // AL predicate is not allowed on Thumb1 branches.
  891. if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
  892. return MCDisassembler::Fail;
  893. Inst.addOperand(MCOperand::CreateImm(Val));
  894. if (Val == ARMCC::AL) {
  895. Inst.addOperand(MCOperand::CreateReg(0));
  896. } else
  897. Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
  898. return MCDisassembler::Success;
  899. }
  900. static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
  901. uint64_t Address, const void *Decoder) {
  902. if (Val)
  903. Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
  904. else
  905. Inst.addOperand(MCOperand::CreateReg(0));
  906. return MCDisassembler::Success;
  907. }
  908. static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
  909. uint64_t Address, const void *Decoder) {
  910. uint32_t imm = Val & 0xFF;
  911. uint32_t rot = (Val & 0xF00) >> 7;
  912. uint32_t rot_imm = (imm >> rot) | (imm << ((32-rot) & 0x1F));
  913. Inst.addOperand(MCOperand::CreateImm(rot_imm));
  914. return MCDisassembler::Success;
  915. }
  916. static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
  917. uint64_t Address, const void *Decoder) {
  918. DecodeStatus S = MCDisassembler::Success;
  919. unsigned Rm = fieldFromInstruction32(Val, 0, 4);
  920. unsigned type = fieldFromInstruction32(Val, 5, 2);
  921. unsigned imm = fieldFromInstruction32(Val, 7, 5);
  922. // Register-immediate
  923. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  924. return MCDisassembler::Fail;
  925. ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
  926. switch (type) {
  927. case 0:
  928. Shift = ARM_AM::lsl;
  929. break;
  930. case 1:
  931. Shift = ARM_AM::lsr;
  932. break;
  933. case 2:
  934. Shift = ARM_AM::asr;
  935. break;
  936. case 3:
  937. Shift = ARM_AM::ror;
  938. break;
  939. }
  940. if (Shift == ARM_AM::ror && imm == 0)
  941. Shift = ARM_AM::rrx;
  942. unsigned Op = Shift | (imm << 3);
  943. Inst.addOperand(MCOperand::CreateImm(Op));
  944. return S;
  945. }
  946. static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
  947. uint64_t Address, const void *Decoder) {
  948. DecodeStatus S = MCDisassembler::Success;
  949. unsigned Rm = fieldFromInstruction32(Val, 0, 4);
  950. unsigned type = fieldFromInstruction32(Val, 5, 2);
  951. unsigned Rs = fieldFromInstruction32(Val, 8, 4);
  952. // Register-register
  953. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  954. return MCDisassembler::Fail;
  955. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
  956. return MCDisassembler::Fail;
  957. ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
  958. switch (type) {
  959. case 0:
  960. Shift = ARM_AM::lsl;
  961. break;
  962. case 1:
  963. Shift = ARM_AM::lsr;
  964. break;
  965. case 2:
  966. Shift = ARM_AM::asr;
  967. break;
  968. case 3:
  969. Shift = ARM_AM::ror;
  970. break;
  971. }
  972. Inst.addOperand(MCOperand::CreateImm(Shift));
  973. return S;
  974. }
  975. static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
  976. uint64_t Address, const void *Decoder) {
  977. DecodeStatus S = MCDisassembler::Success;
  978. bool writebackLoad = false;
  979. unsigned writebackReg = 0;
  980. switch (Inst.getOpcode()) {
  981. default:
  982. break;
  983. case ARM::LDMIA_UPD:
  984. case ARM::LDMDB_UPD:
  985. case ARM::LDMIB_UPD:
  986. case ARM::LDMDA_UPD:
  987. case ARM::t2LDMIA_UPD:
  988. case ARM::t2LDMDB_UPD:
  989. writebackLoad = true;
  990. writebackReg = Inst.getOperand(0).getReg();
  991. break;
  992. }
  993. // Empty register lists are not allowed.
  994. if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
  995. for (unsigned i = 0; i < 16; ++i) {
  996. if (Val & (1 << i)) {
  997. if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
  998. return MCDisassembler::Fail;
  999. // Writeback not allowed if Rn is in the target list.
  1000. if (writebackLoad && writebackReg == Inst.end()[-1].getReg())
  1001. Check(S, MCDisassembler::SoftFail);
  1002. }
  1003. }
  1004. return S;
  1005. }
  1006. static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
  1007. uint64_t Address, const void *Decoder) {
  1008. DecodeStatus S = MCDisassembler::Success;
  1009. unsigned Vd = fieldFromInstruction32(Val, 8, 4);
  1010. unsigned regs = Val & 0xFF;
  1011. if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
  1012. return MCDisassembler::Fail;
  1013. for (unsigned i = 0; i < (regs - 1); ++i) {
  1014. if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
  1015. return MCDisassembler::Fail;
  1016. }
  1017. return S;
  1018. }
  1019. static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
  1020. uint64_t Address, const void *Decoder) {
  1021. DecodeStatus S = MCDisassembler::Success;
  1022. unsigned Vd = fieldFromInstruction32(Val, 8, 4);
  1023. unsigned regs = (Val & 0xFF) / 2;
  1024. if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
  1025. return MCDisassembler::Fail;
  1026. for (unsigned i = 0; i < (regs - 1); ++i) {
  1027. if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
  1028. return MCDisassembler::Fail;
  1029. }
  1030. return S;
  1031. }
  1032. static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
  1033. uint64_t Address, const void *Decoder) {
  1034. // This operand encodes a mask of contiguous zeros between a specified MSB
  1035. // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
  1036. // the mask of all bits LSB-and-lower, and then xor them to create
  1037. // the mask of that's all ones on [msb, lsb]. Finally we not it to
  1038. // create the final mask.
  1039. unsigned msb = fieldFromInstruction32(Val, 5, 5);
  1040. unsigned lsb = fieldFromInstruction32(Val, 0, 5);
  1041. DecodeStatus S = MCDisassembler::Success;
  1042. if (lsb > msb) Check(S, MCDisassembler::SoftFail);
  1043. uint32_t msb_mask = 0xFFFFFFFF;
  1044. if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
  1045. uint32_t lsb_mask = (1U << lsb) - 1;
  1046. Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
  1047. return S;
  1048. }
  1049. static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
  1050. uint64_t Address, const void *Decoder) {
  1051. DecodeStatus S = MCDisassembler::Success;
  1052. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  1053. unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
  1054. unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
  1055. unsigned imm = fieldFromInstruction32(Insn, 0, 8);
  1056. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  1057. unsigned U = fieldFromInstruction32(Insn, 23, 1);
  1058. switch (Inst.getOpcode()) {
  1059. case ARM::LDC_OFFSET:
  1060. case ARM::LDC_PRE:
  1061. case ARM::LDC_POST:
  1062. case ARM::LDC_OPTION:
  1063. case ARM::LDCL_OFFSET:
  1064. case ARM::LDCL_PRE:
  1065. case ARM::LDCL_POST:
  1066. case ARM::LDCL_OPTION:
  1067. case ARM::STC_OFFSET:
  1068. case ARM::STC_PRE:
  1069. case ARM::STC_POST:
  1070. case ARM::STC_OPTION:
  1071. case ARM::STCL_OFFSET:
  1072. case ARM::STCL_PRE:
  1073. case ARM::STCL_POST:
  1074. case ARM::STCL_OPTION:
  1075. case ARM::t2LDC_OFFSET:
  1076. case ARM::t2LDC_PRE:
  1077. case ARM::t2LDC_POST:
  1078. case ARM::t2LDC_OPTION:
  1079. case ARM::t2LDCL_OFFSET:
  1080. case ARM::t2LDCL_PRE:
  1081. case ARM::t2LDCL_POST:
  1082. case ARM::t2LDCL_OPTION:
  1083. case ARM::t2STC_OFFSET:
  1084. case ARM::t2STC_PRE:
  1085. case ARM::t2STC_POST:
  1086. case ARM::t2STC_OPTION:
  1087. case ARM::t2STCL_OFFSET:
  1088. case ARM::t2STCL_PRE:
  1089. case ARM::t2STCL_POST:
  1090. case ARM::t2STCL_OPTION:
  1091. if (coproc == 0xA || coproc == 0xB)
  1092. return MCDisassembler::Fail;
  1093. break;
  1094. default:
  1095. break;
  1096. }
  1097. Inst.addOperand(MCOperand::CreateImm(coproc));
  1098. Inst.addOperand(MCOperand::CreateImm(CRd));
  1099. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1100. return MCDisassembler::Fail;
  1101. switch (Inst.getOpcode()) {
  1102. case ARM::t2LDC2_OFFSET:
  1103. case ARM::t2LDC2L_OFFSET:
  1104. case ARM::t2LDC2_PRE:
  1105. case ARM::t2LDC2L_PRE:
  1106. case ARM::t2STC2_OFFSET:
  1107. case ARM::t2STC2L_OFFSET:
  1108. case ARM::t2STC2_PRE:
  1109. case ARM::t2STC2L_PRE:
  1110. case ARM::LDC2_OFFSET:
  1111. case ARM::LDC2L_OFFSET:
  1112. case ARM::LDC2_PRE:
  1113. case ARM::LDC2L_PRE:
  1114. case ARM::STC2_OFFSET:
  1115. case ARM::STC2L_OFFSET:
  1116. case ARM::STC2_PRE:
  1117. case ARM::STC2L_PRE:
  1118. case ARM::t2LDC_OFFSET:
  1119. case ARM::t2LDCL_OFFSET:
  1120. case ARM::t2LDC_PRE:
  1121. case ARM::t2LDCL_PRE:
  1122. case ARM::t2STC_OFFSET:
  1123. case ARM::t2STCL_OFFSET:
  1124. case ARM::t2STC_PRE:
  1125. case ARM::t2STCL_PRE:
  1126. case ARM::LDC_OFFSET:
  1127. case ARM::LDCL_OFFSET:
  1128. case ARM::LDC_PRE:
  1129. case ARM::LDCL_PRE:
  1130. case ARM::STC_OFFSET:
  1131. case ARM::STCL_OFFSET:
  1132. case ARM::STC_PRE:
  1133. case ARM::STCL_PRE:
  1134. imm = ARM_AM::getAM5Opc(U ? ARM_AM::add : ARM_AM::sub, imm);
  1135. Inst.addOperand(MCOperand::CreateImm(imm));
  1136. break;
  1137. case ARM::t2LDC2_POST:
  1138. case ARM::t2LDC2L_POST:
  1139. case ARM::t2STC2_POST:
  1140. case ARM::t2STC2L_POST:
  1141. case ARM::LDC2_POST:
  1142. case ARM::LDC2L_POST:
  1143. case ARM::STC2_POST:
  1144. case ARM::STC2L_POST:
  1145. case ARM::t2LDC_POST:
  1146. case ARM::t2LDCL_POST:
  1147. case ARM::t2STC_POST:
  1148. case ARM::t2STCL_POST:
  1149. case ARM::LDC_POST:
  1150. case ARM::LDCL_POST:
  1151. case ARM::STC_POST:
  1152. case ARM::STCL_POST:
  1153. imm |= U << 8;
  1154. // fall through.
  1155. default:
  1156. // The 'option' variant doesn't encode 'U' in the immediate since
  1157. // the immediate is unsigned [0,255].
  1158. Inst.addOperand(MCOperand::CreateImm(imm));
  1159. break;
  1160. }
  1161. switch (Inst.getOpcode()) {
  1162. case ARM::LDC_OFFSET:
  1163. case ARM::LDC_PRE:
  1164. case ARM::LDC_POST:
  1165. case ARM::LDC_OPTION:
  1166. case ARM::LDCL_OFFSET:
  1167. case ARM::LDCL_PRE:
  1168. case ARM::LDCL_POST:
  1169. case ARM::LDCL_OPTION:
  1170. case ARM::STC_OFFSET:
  1171. case ARM::STC_PRE:
  1172. case ARM::STC_POST:
  1173. case ARM::STC_OPTION:
  1174. case ARM::STCL_OFFSET:
  1175. case ARM::STCL_PRE:
  1176. case ARM::STCL_POST:
  1177. case ARM::STCL_OPTION:
  1178. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1179. return MCDisassembler::Fail;
  1180. break;
  1181. default:
  1182. break;
  1183. }
  1184. return S;
  1185. }
  1186. static DecodeStatus
  1187. DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
  1188. uint64_t Address, const void *Decoder) {
  1189. DecodeStatus S = MCDisassembler::Success;
  1190. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  1191. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  1192. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  1193. unsigned imm = fieldFromInstruction32(Insn, 0, 12);
  1194. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  1195. unsigned reg = fieldFromInstruction32(Insn, 25, 1);
  1196. unsigned P = fieldFromInstruction32(Insn, 24, 1);
  1197. unsigned W = fieldFromInstruction32(Insn, 21, 1);
  1198. // On stores, the writeback operand precedes Rt.
  1199. switch (Inst.getOpcode()) {
  1200. case ARM::STR_POST_IMM:
  1201. case ARM::STR_POST_REG:
  1202. case ARM::STRB_POST_IMM:
  1203. case ARM::STRB_POST_REG:
  1204. case ARM::STRT_POST_REG:
  1205. case ARM::STRT_POST_IMM:
  1206. case ARM::STRBT_POST_REG:
  1207. case ARM::STRBT_POST_IMM:
  1208. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1209. return MCDisassembler::Fail;
  1210. break;
  1211. default:
  1212. break;
  1213. }
  1214. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  1215. return MCDisassembler::Fail;
  1216. // On loads, the writeback operand comes after Rt.
  1217. switch (Inst.getOpcode()) {
  1218. case ARM::LDR_POST_IMM:
  1219. case ARM::LDR_POST_REG:
  1220. case ARM::LDRB_POST_IMM:
  1221. case ARM::LDRB_POST_REG:
  1222. case ARM::LDRBT_POST_REG:
  1223. case ARM::LDRBT_POST_IMM:
  1224. case ARM::LDRT_POST_REG:
  1225. case ARM::LDRT_POST_IMM:
  1226. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1227. return MCDisassembler::Fail;
  1228. break;
  1229. default:
  1230. break;
  1231. }
  1232. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1233. return MCDisassembler::Fail;
  1234. ARM_AM::AddrOpc Op = ARM_AM::add;
  1235. if (!fieldFromInstruction32(Insn, 23, 1))
  1236. Op = ARM_AM::sub;
  1237. bool writeback = (P == 0) || (W == 1);
  1238. unsigned idx_mode = 0;
  1239. if (P && writeback)
  1240. idx_mode = ARMII::IndexModePre;
  1241. else if (!P && writeback)
  1242. idx_mode = ARMII::IndexModePost;
  1243. if (writeback && (Rn == 15 || Rn == Rt))
  1244. S = MCDisassembler::SoftFail; // UNPREDICTABLE
  1245. if (reg) {
  1246. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  1247. return MCDisassembler::Fail;
  1248. ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
  1249. switch( fieldFromInstruction32(Insn, 5, 2)) {
  1250. case 0:
  1251. Opc = ARM_AM::lsl;
  1252. break;
  1253. case 1:
  1254. Opc = ARM_AM::lsr;
  1255. break;
  1256. case 2:
  1257. Opc = ARM_AM::asr;
  1258. break;
  1259. case 3:
  1260. Opc = ARM_AM::ror;
  1261. break;
  1262. default:
  1263. return MCDisassembler::Fail;
  1264. }
  1265. unsigned amt = fieldFromInstruction32(Insn, 7, 5);
  1266. unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
  1267. Inst.addOperand(MCOperand::CreateImm(imm));
  1268. } else {
  1269. Inst.addOperand(MCOperand::CreateReg(0));
  1270. unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
  1271. Inst.addOperand(MCOperand::CreateImm(tmp));
  1272. }
  1273. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1274. return MCDisassembler::Fail;
  1275. return S;
  1276. }
  1277. static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
  1278. uint64_t Address, const void *Decoder) {
  1279. DecodeStatus S = MCDisassembler::Success;
  1280. unsigned Rn = fieldFromInstruction32(Val, 13, 4);
  1281. unsigned Rm = fieldFromInstruction32(Val, 0, 4);
  1282. unsigned type = fieldFromInstruction32(Val, 5, 2);
  1283. unsigned imm = fieldFromInstruction32(Val, 7, 5);
  1284. unsigned U = fieldFromInstruction32(Val, 12, 1);
  1285. ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
  1286. switch (type) {
  1287. case 0:
  1288. ShOp = ARM_AM::lsl;
  1289. break;
  1290. case 1:
  1291. ShOp = ARM_AM::lsr;
  1292. break;
  1293. case 2:
  1294. ShOp = ARM_AM::asr;
  1295. break;
  1296. case 3:
  1297. ShOp = ARM_AM::ror;
  1298. break;
  1299. }
  1300. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1301. return MCDisassembler::Fail;
  1302. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1303. return MCDisassembler::Fail;
  1304. unsigned shift;
  1305. if (U)
  1306. shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
  1307. else
  1308. shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
  1309. Inst.addOperand(MCOperand::CreateImm(shift));
  1310. return S;
  1311. }
  1312. static DecodeStatus
  1313. DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
  1314. uint64_t Address, const void *Decoder) {
  1315. DecodeStatus S = MCDisassembler::Success;
  1316. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  1317. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  1318. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  1319. unsigned type = fieldFromInstruction32(Insn, 22, 1);
  1320. unsigned imm = fieldFromInstruction32(Insn, 8, 4);
  1321. unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
  1322. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  1323. unsigned W = fieldFromInstruction32(Insn, 21, 1);
  1324. unsigned P = fieldFromInstruction32(Insn, 24, 1);
  1325. bool writeback = (W == 1) | (P == 0);
  1326. // For {LD,ST}RD, Rt must be even, else undefined.
  1327. switch (Inst.getOpcode()) {
  1328. case ARM::STRD:
  1329. case ARM::STRD_PRE:
  1330. case ARM::STRD_POST:
  1331. case ARM::LDRD:
  1332. case ARM::LDRD_PRE:
  1333. case ARM::LDRD_POST:
  1334. if (Rt & 0x1) return MCDisassembler::Fail;
  1335. break;
  1336. default:
  1337. break;
  1338. }
  1339. if (writeback) { // Writeback
  1340. if (P)
  1341. U |= ARMII::IndexModePre << 9;
  1342. else
  1343. U |= ARMII::IndexModePost << 9;
  1344. // On stores, the writeback operand precedes Rt.
  1345. switch (Inst.getOpcode()) {
  1346. case ARM::STRD:
  1347. case ARM::STRD_PRE:
  1348. case ARM::STRD_POST:
  1349. case ARM::STRH:
  1350. case ARM::STRH_PRE:
  1351. case ARM::STRH_POST:
  1352. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1353. return MCDisassembler::Fail;
  1354. break;
  1355. default:
  1356. break;
  1357. }
  1358. }
  1359. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  1360. return MCDisassembler::Fail;
  1361. switch (Inst.getOpcode()) {
  1362. case ARM::STRD:
  1363. case ARM::STRD_PRE:
  1364. case ARM::STRD_POST:
  1365. case ARM::LDRD:
  1366. case ARM::LDRD_PRE:
  1367. case ARM::LDRD_POST:
  1368. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
  1369. return MCDisassembler::Fail;
  1370. break;
  1371. default:
  1372. break;
  1373. }
  1374. if (writeback) {
  1375. // On loads, the writeback operand comes after Rt.
  1376. switch (Inst.getOpcode()) {
  1377. case ARM::LDRD:
  1378. case ARM::LDRD_PRE:
  1379. case ARM::LDRD_POST:
  1380. case ARM::LDRH:
  1381. case ARM::LDRH_PRE:
  1382. case ARM::LDRH_POST:
  1383. case ARM::LDRSH:
  1384. case ARM::LDRSH_PRE:
  1385. case ARM::LDRSH_POST:
  1386. case ARM::LDRSB:
  1387. case ARM::LDRSB_PRE:
  1388. case ARM::LDRSB_POST:
  1389. case ARM::LDRHTr:
  1390. case ARM::LDRSBTr:
  1391. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1392. return MCDisassembler::Fail;
  1393. break;
  1394. default:
  1395. break;
  1396. }
  1397. }
  1398. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1399. return MCDisassembler::Fail;
  1400. if (type) {
  1401. Inst.addOperand(MCOperand::CreateReg(0));
  1402. Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
  1403. } else {
  1404. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1405. return MCDisassembler::Fail;
  1406. Inst.addOperand(MCOperand::CreateImm(U));
  1407. }
  1408. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1409. return MCDisassembler::Fail;
  1410. return S;
  1411. }
  1412. static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
  1413. uint64_t Address, const void *Decoder) {
  1414. DecodeStatus S = MCDisassembler::Success;
  1415. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  1416. unsigned mode = fieldFromInstruction32(Insn, 23, 2);
  1417. switch (mode) {
  1418. case 0:
  1419. mode = ARM_AM::da;
  1420. break;
  1421. case 1:
  1422. mode = ARM_AM::ia;
  1423. break;
  1424. case 2:
  1425. mode = ARM_AM::db;
  1426. break;
  1427. case 3:
  1428. mode = ARM_AM::ib;
  1429. break;
  1430. }
  1431. Inst.addOperand(MCOperand::CreateImm(mode));
  1432. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1433. return MCDisassembler::Fail;
  1434. return S;
  1435. }
  1436. static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
  1437. unsigned Insn,
  1438. uint64_t Address, const void *Decoder) {
  1439. DecodeStatus S = MCDisassembler::Success;
  1440. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  1441. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  1442. unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
  1443. if (pred == 0xF) {
  1444. switch (Inst.getOpcode()) {
  1445. case ARM::LDMDA:
  1446. Inst.setOpcode(ARM::RFEDA);
  1447. break;
  1448. case ARM::LDMDA_UPD:
  1449. Inst.setOpcode(ARM::RFEDA_UPD);
  1450. break;
  1451. case ARM::LDMDB:
  1452. Inst.setOpcode(ARM::RFEDB);
  1453. break;
  1454. case ARM::LDMDB_UPD:
  1455. Inst.setOpcode(ARM::RFEDB_UPD);
  1456. break;
  1457. case ARM::LDMIA:
  1458. Inst.setOpcode(ARM::RFEIA);
  1459. break;
  1460. case ARM::LDMIA_UPD:
  1461. Inst.setOpcode(ARM::RFEIA_UPD);
  1462. break;
  1463. case ARM::LDMIB:
  1464. Inst.setOpcode(ARM::RFEIB);
  1465. break;
  1466. case ARM::LDMIB_UPD:
  1467. Inst.setOpcode(ARM::RFEIB_UPD);
  1468. break;
  1469. case ARM::STMDA:
  1470. Inst.setOpcode(ARM::SRSDA);
  1471. break;
  1472. case ARM::STMDA_UPD:
  1473. Inst.setOpcode(ARM::SRSDA_UPD);
  1474. break;
  1475. case ARM::STMDB:
  1476. Inst.setOpcode(ARM::SRSDB);
  1477. break;
  1478. case ARM::STMDB_UPD:
  1479. Inst.setOpcode(ARM::SRSDB_UPD);
  1480. break;
  1481. case ARM::STMIA:
  1482. Inst.setOpcode(ARM::SRSIA);
  1483. break;
  1484. case ARM::STMIA_UPD:
  1485. Inst.setOpcode(ARM::SRSIA_UPD);
  1486. break;
  1487. case ARM::STMIB:
  1488. Inst.setOpcode(ARM::SRSIB);
  1489. break;
  1490. case ARM::STMIB_UPD:
  1491. Inst.setOpcode(ARM::SRSIB_UPD);
  1492. break;
  1493. default:
  1494. if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
  1495. }
  1496. // For stores (which become SRS's, the only operand is the mode.
  1497. if (fieldFromInstruction32(Insn, 20, 1) == 0) {
  1498. Inst.addOperand(
  1499. MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
  1500. return S;
  1501. }
  1502. return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
  1503. }
  1504. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1505. return MCDisassembler::Fail;
  1506. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1507. return MCDisassembler::Fail; // Tied
  1508. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1509. return MCDisassembler::Fail;
  1510. if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
  1511. return MCDisassembler::Fail;
  1512. return S;
  1513. }
  1514. static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
  1515. uint64_t Address, const void *Decoder) {
  1516. unsigned imod = fieldFromInstruction32(Insn, 18, 2);
  1517. unsigned M = fieldFromInstruction32(Insn, 17, 1);
  1518. unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
  1519. unsigned mode = fieldFromInstruction32(Insn, 0, 5);
  1520. DecodeStatus S = MCDisassembler::Success;
  1521. // imod == '01' --> UNPREDICTABLE
  1522. // NOTE: Even though this is technically UNPREDICTABLE, we choose to
  1523. // return failure here. The '01' imod value is unprintable, so there's
  1524. // nothing useful we could do even if we returned UNPREDICTABLE.
  1525. if (imod == 1) return MCDisassembler::Fail;
  1526. if (imod && M) {
  1527. Inst.setOpcode(ARM::CPS3p);
  1528. Inst.addOperand(MCOperand::CreateImm(imod));
  1529. Inst.addOperand(MCOperand::CreateImm(iflags));
  1530. Inst.addOperand(MCOperand::CreateImm(mode));
  1531. } else if (imod && !M) {
  1532. Inst.setOpcode(ARM::CPS2p);
  1533. Inst.addOperand(MCOperand::CreateImm(imod));
  1534. Inst.addOperand(MCOperand::CreateImm(iflags));
  1535. if (mode) S = MCDisassembler::SoftFail;
  1536. } else if (!imod && M) {
  1537. Inst.setOpcode(ARM::CPS1p);
  1538. Inst.addOperand(MCOperand::CreateImm(mode));
  1539. if (iflags) S = MCDisassembler::SoftFail;
  1540. } else {
  1541. // imod == '00' && M == '0' --> UNPREDICTABLE
  1542. Inst.setOpcode(ARM::CPS1p);
  1543. Inst.addOperand(MCOperand::CreateImm(mode));
  1544. S = MCDisassembler::SoftFail;
  1545. }
  1546. return S;
  1547. }
  1548. static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
  1549. uint64_t Address, const void *Decoder) {
  1550. unsigned imod = fieldFromInstruction32(Insn, 9, 2);
  1551. unsigned M = fieldFromInstruction32(Insn, 8, 1);
  1552. unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
  1553. unsigned mode = fieldFromInstruction32(Insn, 0, 5);
  1554. DecodeStatus S = MCDisassembler::Success;
  1555. // imod == '01' --> UNPREDICTABLE
  1556. // NOTE: Even though this is technically UNPREDICTABLE, we choose to
  1557. // return failure here. The '01' imod value is unprintable, so there's
  1558. // nothing useful we could do even if we returned UNPREDICTABLE.
  1559. if (imod == 1) return MCDisassembler::Fail;
  1560. if (imod && M) {
  1561. Inst.setOpcode(ARM::t2CPS3p);
  1562. Inst.addOperand(MCOperand::CreateImm(imod));
  1563. Inst.addOperand(MCOperand::CreateImm(iflags));
  1564. Inst.addOperand(MCOperand::CreateImm(mode));
  1565. } else if (imod && !M) {
  1566. Inst.setOpcode(ARM::t2CPS2p);
  1567. Inst.addOperand(MCOperand::CreateImm(imod));
  1568. Inst.addOperand(MCOperand::CreateImm(iflags));
  1569. if (mode) S = MCDisassembler::SoftFail;
  1570. } else if (!imod && M) {
  1571. Inst.setOpcode(ARM::t2CPS1p);
  1572. Inst.addOperand(MCOperand::CreateImm(mode));
  1573. if (iflags) S = MCDisassembler::SoftFail;
  1574. } else {
  1575. // imod == '00' && M == '0' --> UNPREDICTABLE
  1576. Inst.setOpcode(ARM::t2CPS1p);
  1577. Inst.addOperand(MCOperand::CreateImm(mode));
  1578. S = MCDisassembler::SoftFail;
  1579. }
  1580. return S;
  1581. }
  1582. static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
  1583. uint64_t Address, const void *Decoder) {
  1584. DecodeStatus S = MCDisassembler::Success;
  1585. unsigned Rd = fieldFromInstruction32(Insn, 8, 4);
  1586. unsigned imm = 0;
  1587. imm |= (fieldFromInstruction32(Insn, 0, 8) << 0);
  1588. imm |= (fieldFromInstruction32(Insn, 12, 3) << 8);
  1589. imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
  1590. imm |= (fieldFromInstruction32(Insn, 26, 1) << 11);
  1591. if (Inst.getOpcode() == ARM::t2MOVTi16)
  1592. if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
  1593. return MCDisassembler::Fail;
  1594. if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
  1595. return MCDisassembler::Fail;
  1596. if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
  1597. Inst.addOperand(MCOperand::CreateImm(imm));
  1598. return S;
  1599. }
  1600. static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
  1601. uint64_t Address, const void *Decoder) {
  1602. DecodeStatus S = MCDisassembler::Success;
  1603. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  1604. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  1605. unsigned imm = 0;
  1606. imm |= (fieldFromInstruction32(Insn, 0, 12) << 0);
  1607. imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
  1608. if (Inst.getOpcode() == ARM::MOVTi16)
  1609. if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
  1610. return MCDisassembler::Fail;
  1611. if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
  1612. return MCDisassembler::Fail;
  1613. if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
  1614. Inst.addOperand(MCOperand::CreateImm(imm));
  1615. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1616. return MCDisassembler::Fail;
  1617. return S;
  1618. }
  1619. static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
  1620. uint64_t Address, const void *Decoder) {
  1621. DecodeStatus S = MCDisassembler::Success;
  1622. unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
  1623. unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
  1624. unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
  1625. unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
  1626. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  1627. if (pred == 0xF)
  1628. return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
  1629. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  1630. return MCDisassembler::Fail;
  1631. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  1632. return MCDisassembler::Fail;
  1633. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  1634. return MCDisassembler::Fail;
  1635. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
  1636. return MCDisassembler::Fail;
  1637. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1638. return MCDisassembler::Fail;
  1639. return S;
  1640. }
  1641. static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
  1642. uint64_t Address, const void *Decoder) {
  1643. DecodeStatus S = MCDisassembler::Success;
  1644. unsigned add = fieldFromInstruction32(Val, 12, 1);
  1645. unsigned imm = fieldFromInstruction32(Val, 0, 12);
  1646. unsigned Rn = fieldFromInstruction32(Val, 13, 4);
  1647. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1648. return MCDisassembler::Fail;
  1649. if (!add) imm *= -1;
  1650. if (imm == 0 && !add) imm = INT32_MIN;
  1651. Inst.addOperand(MCOperand::CreateImm(imm));
  1652. if (Rn == 15)
  1653. tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
  1654. return S;
  1655. }
  1656. static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
  1657. uint64_t Address, const void *Decoder) {
  1658. DecodeStatus S = MCDisassembler::Success;
  1659. unsigned Rn = fieldFromInstruction32(Val, 9, 4);
  1660. unsigned U = fieldFromInstruction32(Val, 8, 1);
  1661. unsigned imm = fieldFromInstruction32(Val, 0, 8);
  1662. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1663. return MCDisassembler::Fail;
  1664. if (U)
  1665. Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
  1666. else
  1667. Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
  1668. return S;
  1669. }
  1670. static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
  1671. uint64_t Address, const void *Decoder) {
  1672. return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
  1673. }
  1674. static DecodeStatus
  1675. DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
  1676. uint64_t Address, const void *Decoder) {
  1677. DecodeStatus S = MCDisassembler::Success;
  1678. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  1679. unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
  1680. if (pred == 0xF) {
  1681. Inst.setOpcode(ARM::BLXi);
  1682. imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
  1683. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
  1684. true, 4, Inst, Decoder))
  1685. Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
  1686. return S;
  1687. }
  1688. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
  1689. true, 4, Inst, Decoder))
  1690. Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
  1691. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1692. return MCDisassembler::Fail;
  1693. return S;
  1694. }
  1695. static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
  1696. uint64_t Address, const void *Decoder) {
  1697. DecodeStatus S = MCDisassembler::Success;
  1698. unsigned Rm = fieldFromInstruction32(Val, 0, 4);
  1699. unsigned align = fieldFromInstruction32(Val, 4, 2);
  1700. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1701. return MCDisassembler::Fail;
  1702. if (!align)
  1703. Inst.addOperand(MCOperand::CreateImm(0));
  1704. else
  1705. Inst.addOperand(MCOperand::CreateImm(4 << align));
  1706. return S;
  1707. }
  1708. static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
  1709. uint64_t Address, const void *Decoder) {
  1710. DecodeStatus S = MCDisassembler::Success;
  1711. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  1712. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  1713. unsigned wb = fieldFromInstruction32(Insn, 16, 4);
  1714. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  1715. Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
  1716. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  1717. // First output register
  1718. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  1719. return MCDisassembler::Fail;
  1720. // Second output register
  1721. switch (Inst.getOpcode()) {
  1722. case ARM::VLD3d8:
  1723. case ARM::VLD3d16:
  1724. case ARM::VLD3d32:
  1725. case ARM::VLD3d8_UPD:
  1726. case ARM::VLD3d16_UPD:
  1727. case ARM::VLD3d32_UPD:
  1728. case ARM::VLD4d8:
  1729. case ARM::VLD4d16:
  1730. case ARM::VLD4d32:
  1731. case ARM::VLD4d8_UPD:
  1732. case ARM::VLD4d16_UPD:
  1733. case ARM::VLD4d32_UPD:
  1734. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
  1735. return MCDisassembler::Fail;
  1736. break;
  1737. case ARM::VLD3q8:
  1738. case ARM::VLD3q16:
  1739. case ARM::VLD3q32:
  1740. case ARM::VLD3q8_UPD:
  1741. case ARM::VLD3q16_UPD:
  1742. case ARM::VLD3q32_UPD:
  1743. case ARM::VLD4q8:
  1744. case ARM::VLD4q16:
  1745. case ARM::VLD4q32:
  1746. case ARM::VLD4q8_UPD:
  1747. case ARM::VLD4q16_UPD:
  1748. case ARM::VLD4q32_UPD:
  1749. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  1750. return MCDisassembler::Fail;
  1751. default:
  1752. break;
  1753. }
  1754. // Third output register
  1755. switch(Inst.getOpcode()) {
  1756. case ARM::VLD3d8:
  1757. case ARM::VLD3d16:
  1758. case ARM::VLD3d32:
  1759. case ARM::VLD3d8_UPD:
  1760. case ARM::VLD3d16_UPD:
  1761. case ARM::VLD3d32_UPD:
  1762. case ARM::VLD4d8:
  1763. case ARM::VLD4d16:
  1764. case ARM::VLD4d32:
  1765. case ARM::VLD4d8_UPD:
  1766. case ARM::VLD4d16_UPD:
  1767. case ARM::VLD4d32_UPD:
  1768. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  1769. return MCDisassembler::Fail;
  1770. break;
  1771. case ARM::VLD3q8:
  1772. case ARM::VLD3q16:
  1773. case ARM::VLD3q32:
  1774. case ARM::VLD3q8_UPD:
  1775. case ARM::VLD3q16_UPD:
  1776. case ARM::VLD3q32_UPD:
  1777. case ARM::VLD4q8:
  1778. case ARM::VLD4q16:
  1779. case ARM::VLD4q32:
  1780. case ARM::VLD4q8_UPD:
  1781. case ARM::VLD4q16_UPD:
  1782. case ARM::VLD4q32_UPD:
  1783. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
  1784. return MCDisassembler::Fail;
  1785. break;
  1786. default:
  1787. break;
  1788. }
  1789. // Fourth output register
  1790. switch (Inst.getOpcode()) {
  1791. case ARM::VLD4d8:
  1792. case ARM::VLD4d16:
  1793. case ARM::VLD4d32:
  1794. case ARM::VLD4d8_UPD:
  1795. case ARM::VLD4d16_UPD:
  1796. case ARM::VLD4d32_UPD:
  1797. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
  1798. return MCDisassembler::Fail;
  1799. break;
  1800. case ARM::VLD4q8:
  1801. case ARM::VLD4q16:
  1802. case ARM::VLD4q32:
  1803. case ARM::VLD4q8_UPD:
  1804. case ARM::VLD4q16_UPD:
  1805. case ARM::VLD4q32_UPD:
  1806. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
  1807. return MCDisassembler::Fail;
  1808. break;
  1809. default:
  1810. break;
  1811. }
  1812. // Writeback operand
  1813. switch (Inst.getOpcode()) {
  1814. case ARM::VLD1d8wb_fixed:
  1815. case ARM::VLD1d16wb_fixed:
  1816. case ARM::VLD1d32wb_fixed:
  1817. case ARM::VLD1d64wb_fixed:
  1818. case ARM::VLD1d8wb_register:
  1819. case ARM::VLD1d16wb_register:
  1820. case ARM::VLD1d32wb_register:
  1821. case ARM::VLD1d64wb_register:
  1822. case ARM::VLD1q8wb_fixed:
  1823. case ARM::VLD1q16wb_fixed:
  1824. case ARM::VLD1q32wb_fixed:
  1825. case ARM::VLD1q64wb_fixed:
  1826. case ARM::VLD1q8wb_register:
  1827. case ARM::VLD1q16wb_register:
  1828. case ARM::VLD1q32wb_register:
  1829. case ARM::VLD1q64wb_register:
  1830. case ARM::VLD1d8Twb_fixed:
  1831. case ARM::VLD1d8Twb_register:
  1832. case ARM::VLD1d16Twb_fixed:
  1833. case ARM::VLD1d16Twb_register:
  1834. case ARM::VLD1d32Twb_fixed:
  1835. case ARM::VLD1d32Twb_register:
  1836. case ARM::VLD1d64Twb_fixed:
  1837. case ARM::VLD1d64Twb_register:
  1838. case ARM::VLD1d8Qwb_fixed:
  1839. case ARM::VLD1d8Qwb_register:
  1840. case ARM::VLD1d16Qwb_fixed:
  1841. case ARM::VLD1d16Qwb_register:
  1842. case ARM::VLD1d32Qwb_fixed:
  1843. case ARM::VLD1d32Qwb_register:
  1844. case ARM::VLD1d64Qwb_fixed:
  1845. case ARM::VLD1d64Qwb_register:
  1846. case ARM::VLD2d8wb_fixed:
  1847. case ARM::VLD2d16wb_fixed:
  1848. case ARM::VLD2d32wb_fixed:
  1849. case ARM::VLD2q8wb_fixed:
  1850. case ARM::VLD2q16wb_fixed:
  1851. case ARM::VLD2q32wb_fixed:
  1852. case ARM::VLD2d8wb_register:
  1853. case ARM::VLD2d16wb_register:
  1854. case ARM::VLD2d32wb_register:
  1855. case ARM::VLD2q8wb_register:
  1856. case ARM::VLD2q16wb_register:
  1857. case ARM::VLD2q32wb_register:
  1858. case ARM::VLD2b8wb_fixed:
  1859. case ARM::VLD2b16wb_fixed:
  1860. case ARM::VLD2b32wb_fixed:
  1861. case ARM::VLD2b8wb_register:
  1862. case ARM::VLD2b16wb_register:
  1863. case ARM::VLD2b32wb_register:
  1864. case ARM::VLD3d8_UPD:
  1865. case ARM::VLD3d16_UPD:
  1866. case ARM::VLD3d32_UPD:
  1867. case ARM::VLD3q8_UPD:
  1868. case ARM::VLD3q16_UPD:
  1869. case ARM::VLD3q32_UPD:
  1870. case ARM::VLD4d8_UPD:
  1871. case ARM::VLD4d16_UPD:
  1872. case ARM::VLD4d32_UPD:
  1873. case ARM::VLD4q8_UPD:
  1874. case ARM::VLD4q16_UPD:
  1875. case ARM::VLD4q32_UPD:
  1876. if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
  1877. return MCDisassembler::Fail;
  1878. break;
  1879. default:
  1880. break;
  1881. }
  1882. // AddrMode6 Base (register+alignment)
  1883. if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
  1884. return MCDisassembler::Fail;
  1885. // AddrMode6 Offset (register)
  1886. switch (Inst.getOpcode()) {
  1887. default:
  1888. // The below have been updated to have explicit am6offset split
  1889. // between fixed and register offset. For those instructions not
  1890. // yet updated, we need to add an additional reg0 operand for the
  1891. // fixed variant.
  1892. //
  1893. // The fixed offset encodes as Rm == 0xd, so we check for that.
  1894. if (Rm == 0xd) {
  1895. Inst.addOperand(MCOperand::CreateReg(0));
  1896. break;
  1897. }
  1898. // Fall through to handle the register offset variant.
  1899. case ARM::VLD1d8wb_fixed:
  1900. case ARM::VLD1d16wb_fixed:
  1901. case ARM::VLD1d32wb_fixed:
  1902. case ARM::VLD1d64wb_fixed:
  1903. case ARM::VLD1d8Twb_fixed:
  1904. case ARM::VLD1d16Twb_fixed:
  1905. case ARM::VLD1d32Twb_fixed:
  1906. case ARM::VLD1d64Twb_fixed:
  1907. case ARM::VLD1d8Qwb_fixed:
  1908. case ARM::VLD1d16Qwb_fixed:
  1909. case ARM::VLD1d32Qwb_fixed:
  1910. case ARM::VLD1d64Qwb_fixed:
  1911. case ARM::VLD1d8wb_register:
  1912. case ARM::VLD1d16wb_register:
  1913. case ARM::VLD1d32wb_register:
  1914. case ARM::VLD1d64wb_register:
  1915. case ARM::VLD1q8wb_fixed:
  1916. case ARM::VLD1q16wb_fixed:
  1917. case ARM::VLD1q32wb_fixed:
  1918. case ARM::VLD1q64wb_fixed:
  1919. case ARM::VLD1q8wb_register:
  1920. case ARM::VLD1q16wb_register:
  1921. case ARM::VLD1q32wb_register:
  1922. case ARM::VLD1q64wb_register:
  1923. // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
  1924. // variant encodes Rm == 0xf. Anything else is a register offset post-
  1925. // increment and we need to add the register operand to the instruction.
  1926. if (Rm != 0xD && Rm != 0xF &&
  1927. !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1928. return MCDisassembler::Fail;
  1929. break;
  1930. }
  1931. return S;
  1932. }
  1933. static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
  1934. uint64_t Address, const void *Decoder) {
  1935. DecodeStatus S = MCDisassembler::Success;
  1936. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  1937. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  1938. unsigned wb = fieldFromInstruction32(Insn, 16, 4);
  1939. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  1940. Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
  1941. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  1942. // Writeback Operand
  1943. switch (Inst.getOpcode()) {
  1944. case ARM::VST1d8wb_fixed:
  1945. case ARM::VST1d16wb_fixed:
  1946. case ARM::VST1d32wb_fixed:
  1947. case ARM::VST1d64wb_fixed:
  1948. case ARM::VST1d8wb_register:
  1949. case ARM::VST1d16wb_register:
  1950. case ARM::VST1d32wb_register:
  1951. case ARM::VST1d64wb_register:
  1952. case ARM::VST1q8wb_fixed:
  1953. case ARM::VST1q16wb_fixed:
  1954. case ARM::VST1q32wb_fixed:
  1955. case ARM::VST1q64wb_fixed:
  1956. case ARM::VST1q8wb_register:
  1957. case ARM::VST1q16wb_register:
  1958. case ARM::VST1q32wb_register:
  1959. case ARM::VST1q64wb_register:
  1960. case ARM::VST1d8Twb_fixed:
  1961. case ARM::VST1d16Twb_fixed:
  1962. case ARM::VST1d32Twb_fixed:
  1963. case ARM::VST1d64Twb_fixed:
  1964. case ARM::VST1d8Twb_register:
  1965. case ARM::VST1d16Twb_register:
  1966. case ARM::VST1d32Twb_register:
  1967. case ARM::VST1d64Twb_register:
  1968. case ARM::VST1d8Qwb_fixed:
  1969. case ARM::VST1d16Qwb_fixed:
  1970. case ARM::VST1d32Qwb_fixed:
  1971. case ARM::VST1d64Qwb_fixed:
  1972. case ARM::VST1d8Qwb_register:
  1973. case ARM::VST1d16Qwb_register:
  1974. case ARM::VST1d32Qwb_register:
  1975. case ARM::VST1d64Qwb_register:
  1976. case ARM::VST2d8wb_fixed:
  1977. case ARM::VST2d16wb_fixed:
  1978. case ARM::VST2d32wb_fixed:
  1979. case ARM::VST2d8wb_register:
  1980. case ARM::VST2d16wb_register:
  1981. case ARM::VST2d32wb_register:
  1982. case ARM::VST2q8wb_fixed:
  1983. case ARM::VST2q16wb_fixed:
  1984. case ARM::VST2q32wb_fixed:
  1985. case ARM::VST2q8wb_register:
  1986. case ARM::VST2q16wb_register:
  1987. case ARM::VST2q32wb_register:
  1988. case ARM::VST2b8wb_fixed:
  1989. case ARM::VST2b16wb_fixed:
  1990. case ARM::VST2b32wb_fixed:
  1991. case ARM::VST2b8wb_register:
  1992. case ARM::VST2b16wb_register:
  1993. case ARM::VST2b32wb_register:
  1994. case ARM::VST3d8_UPD:
  1995. case ARM::VST3d16_UPD:
  1996. case ARM::VST3d32_UPD:
  1997. case ARM::VST3q8_UPD:
  1998. case ARM::VST3q16_UPD:
  1999. case ARM::VST3q32_UPD:
  2000. case ARM::VST4d8_UPD:
  2001. case ARM::VST4d16_UPD:
  2002. case ARM::VST4d32_UPD:
  2003. case ARM::VST4q8_UPD:
  2004. case ARM::VST4q16_UPD:
  2005. case ARM::VST4q32_UPD:
  2006. if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
  2007. return MCDisassembler::Fail;
  2008. break;
  2009. default:
  2010. break;
  2011. }
  2012. // AddrMode6 Base (register+alignment)
  2013. if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
  2014. return MCDisassembler::Fail;
  2015. // AddrMode6 Offset (register)
  2016. switch (Inst.getOpcode()) {
  2017. default:
  2018. if (Rm == 0xD)
  2019. Inst.addOperand(MCOperand::CreateReg(0));
  2020. else if (Rm != 0xF) {
  2021. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2022. return MCDisassembler::Fail;
  2023. }
  2024. break;
  2025. case ARM::VST1d8wb_fixed:
  2026. case ARM::VST1d16wb_fixed:
  2027. case ARM::VST1d32wb_fixed:
  2028. case ARM::VST1d64wb_fixed:
  2029. case ARM::VST1q8wb_fixed:
  2030. case ARM::VST1q16wb_fixed:
  2031. case ARM::VST1q32wb_fixed:
  2032. case ARM::VST1q64wb_fixed:
  2033. break;
  2034. }
  2035. // First input register
  2036. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2037. return MCDisassembler::Fail;
  2038. // Second input register
  2039. switch (Inst.getOpcode()) {
  2040. case ARM::VST3d8:
  2041. case ARM::VST3d16:
  2042. case ARM::VST3d32:
  2043. case ARM::VST3d8_UPD:
  2044. case ARM::VST3d16_UPD:
  2045. case ARM::VST3d32_UPD:
  2046. case ARM::VST4d8:
  2047. case ARM::VST4d16:
  2048. case ARM::VST4d32:
  2049. case ARM::VST4d8_UPD:
  2050. case ARM::VST4d16_UPD:
  2051. case ARM::VST4d32_UPD:
  2052. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
  2053. return MCDisassembler::Fail;
  2054. break;
  2055. case ARM::VST3q8:
  2056. case ARM::VST3q16:
  2057. case ARM::VST3q32:
  2058. case ARM::VST3q8_UPD:
  2059. case ARM::VST3q16_UPD:
  2060. case ARM::VST3q32_UPD:
  2061. case ARM::VST4q8:
  2062. case ARM::VST4q16:
  2063. case ARM::VST4q32:
  2064. case ARM::VST4q8_UPD:
  2065. case ARM::VST4q16_UPD:
  2066. case ARM::VST4q32_UPD:
  2067. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2068. return MCDisassembler::Fail;
  2069. break;
  2070. default:
  2071. break;
  2072. }
  2073. // Third input register
  2074. switch (Inst.getOpcode()) {
  2075. case ARM::VST3d8:
  2076. case ARM::VST3d16:
  2077. case ARM::VST3d32:
  2078. case ARM::VST3d8_UPD:
  2079. case ARM::VST3d16_UPD:
  2080. case ARM::VST3d32_UPD:
  2081. case ARM::VST4d8:
  2082. case ARM::VST4d16:
  2083. case ARM::VST4d32:
  2084. case ARM::VST4d8_UPD:
  2085. case ARM::VST4d16_UPD:
  2086. case ARM::VST4d32_UPD:
  2087. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2088. return MCDisassembler::Fail;
  2089. break;
  2090. case ARM::VST3q8:
  2091. case ARM::VST3q16:
  2092. case ARM::VST3q32:
  2093. case ARM::VST3q8_UPD:
  2094. case ARM::VST3q16_UPD:
  2095. case ARM::VST3q32_UPD:
  2096. case ARM::VST4q8:
  2097. case ARM::VST4q16:
  2098. case ARM::VST4q32:
  2099. case ARM::VST4q8_UPD:
  2100. case ARM::VST4q16_UPD:
  2101. case ARM::VST4q32_UPD:
  2102. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
  2103. return MCDisassembler::Fail;
  2104. break;
  2105. default:
  2106. break;
  2107. }
  2108. // Fourth input register
  2109. switch (Inst.getOpcode()) {
  2110. case ARM::VST4d8:
  2111. case ARM::VST4d16:
  2112. case ARM::VST4d32:
  2113. case ARM::VST4d8_UPD:
  2114. case ARM::VST4d16_UPD:
  2115. case ARM::VST4d32_UPD:
  2116. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
  2117. return MCDisassembler::Fail;
  2118. break;
  2119. case ARM::VST4q8:
  2120. case ARM::VST4q16:
  2121. case ARM::VST4q32:
  2122. case ARM::VST4q8_UPD:
  2123. case ARM::VST4q16_UPD:
  2124. case ARM::VST4q32_UPD:
  2125. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
  2126. return MCDisassembler::Fail;
  2127. break;
  2128. default:
  2129. break;
  2130. }
  2131. return S;
  2132. }
  2133. static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
  2134. uint64_t Address, const void *Decoder) {
  2135. DecodeStatus S = MCDisassembler::Success;
  2136. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2137. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2138. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2139. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2140. unsigned align = fieldFromInstruction32(Insn, 4, 1);
  2141. unsigned size = fieldFromInstruction32(Insn, 6, 2);
  2142. align *= (1 << size);
  2143. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2144. return MCDisassembler::Fail;
  2145. if (Rm != 0xF) {
  2146. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2147. return MCDisassembler::Fail;
  2148. }
  2149. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2150. return MCDisassembler::Fail;
  2151. Inst.addOperand(MCOperand::CreateImm(align));
  2152. // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
  2153. // variant encodes Rm == 0xf. Anything else is a register offset post-
  2154. // increment and we need to add the register operand to the instruction.
  2155. if (Rm != 0xD && Rm != 0xF &&
  2156. !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2157. return MCDisassembler::Fail;
  2158. return S;
  2159. }
  2160. static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
  2161. uint64_t Address, const void *Decoder) {
  2162. DecodeStatus S = MCDisassembler::Success;
  2163. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2164. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2165. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2166. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2167. unsigned align = fieldFromInstruction32(Insn, 4, 1);
  2168. unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
  2169. unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
  2170. align *= 2*size;
  2171. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2172. return MCDisassembler::Fail;
  2173. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
  2174. return MCDisassembler::Fail;
  2175. if (Rm != 0xF) {
  2176. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2177. return MCDisassembler::Fail;
  2178. }
  2179. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2180. return MCDisassembler::Fail;
  2181. Inst.addOperand(MCOperand::CreateImm(align));
  2182. if (Rm == 0xD)
  2183. Inst.addOperand(MCOperand::CreateReg(0));
  2184. else if (Rm != 0xF) {
  2185. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2186. return MCDisassembler::Fail;
  2187. }
  2188. return S;
  2189. }
  2190. static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
  2191. uint64_t Address, const void *Decoder) {
  2192. DecodeStatus S = MCDisassembler::Success;
  2193. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2194. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2195. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2196. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2197. unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
  2198. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2199. return MCDisassembler::Fail;
  2200. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
  2201. return MCDisassembler::Fail;
  2202. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
  2203. return MCDisassembler::Fail;
  2204. if (Rm != 0xF) {
  2205. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2206. return MCDisassembler::Fail;
  2207. }
  2208. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2209. return MCDisassembler::Fail;
  2210. Inst.addOperand(MCOperand::CreateImm(0));
  2211. if (Rm == 0xD)
  2212. Inst.addOperand(MCOperand::CreateReg(0));
  2213. else if (Rm != 0xF) {
  2214. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2215. return MCDisassembler::Fail;
  2216. }
  2217. return S;
  2218. }
  2219. static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
  2220. uint64_t Address, const void *Decoder) {
  2221. DecodeStatus S = MCDisassembler::Success;
  2222. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2223. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2224. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2225. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2226. unsigned size = fieldFromInstruction32(Insn, 6, 2);
  2227. unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
  2228. unsigned align = fieldFromInstruction32(Insn, 4, 1);
  2229. if (size == 0x3) {
  2230. size = 4;
  2231. align = 16;
  2232. } else {
  2233. if (size == 2) {
  2234. size = 1 << size;
  2235. align *= 8;
  2236. } else {
  2237. size = 1 << size;
  2238. align *= 4*size;
  2239. }
  2240. }
  2241. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2242. return MCDisassembler::Fail;
  2243. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
  2244. return MCDisassembler::Fail;
  2245. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
  2246. return MCDisassembler::Fail;
  2247. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
  2248. return MCDisassembler::Fail;
  2249. if (Rm != 0xF) {
  2250. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2251. return MCDisassembler::Fail;
  2252. }
  2253. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2254. return MCDisassembler::Fail;
  2255. Inst.addOperand(MCOperand::CreateImm(align));
  2256. if (Rm == 0xD)
  2257. Inst.addOperand(MCOperand::CreateReg(0));
  2258. else if (Rm != 0xF) {
  2259. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2260. return MCDisassembler::Fail;
  2261. }
  2262. return S;
  2263. }
  2264. static DecodeStatus
  2265. DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
  2266. uint64_t Address, const void *Decoder) {
  2267. DecodeStatus S = MCDisassembler::Success;
  2268. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2269. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2270. unsigned imm = fieldFromInstruction32(Insn, 0, 4);
  2271. imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
  2272. imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
  2273. imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
  2274. imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
  2275. unsigned Q = fieldFromInstruction32(Insn, 6, 1);
  2276. if (Q) {
  2277. if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
  2278. return MCDisassembler::Fail;
  2279. } else {
  2280. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2281. return MCDisassembler::Fail;
  2282. }
  2283. Inst.addOperand(MCOperand::CreateImm(imm));
  2284. switch (Inst.getOpcode()) {
  2285. case ARM::VORRiv4i16:
  2286. case ARM::VORRiv2i32:
  2287. case ARM::VBICiv4i16:
  2288. case ARM::VBICiv2i32:
  2289. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2290. return MCDisassembler::Fail;
  2291. break;
  2292. case ARM::VORRiv8i16:
  2293. case ARM::VORRiv4i32:
  2294. case ARM::VBICiv8i16:
  2295. case ARM::VBICiv4i32:
  2296. if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
  2297. return MCDisassembler::Fail;
  2298. break;
  2299. default:
  2300. break;
  2301. }
  2302. return S;
  2303. }
  2304. static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
  2305. uint64_t Address, const void *Decoder) {
  2306. DecodeStatus S = MCDisassembler::Success;
  2307. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2308. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2309. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2310. Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
  2311. unsigned size = fieldFromInstruction32(Insn, 18, 2);
  2312. if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
  2313. return MCDisassembler::Fail;
  2314. if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
  2315. return MCDisassembler::Fail;
  2316. Inst.addOperand(MCOperand::CreateImm(8 << size));
  2317. return S;
  2318. }
  2319. static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
  2320. uint64_t Address, const void *Decoder) {
  2321. Inst.addOperand(MCOperand::CreateImm(8 - Val));
  2322. return MCDisassembler::Success;
  2323. }
  2324. static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
  2325. uint64_t Address, const void *Decoder) {
  2326. Inst.addOperand(MCOperand::CreateImm(16 - Val));
  2327. return MCDisassembler::Success;
  2328. }
  2329. static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
  2330. uint64_t Address, const void *Decoder) {
  2331. Inst.addOperand(MCOperand::CreateImm(32 - Val));
  2332. return MCDisassembler::Success;
  2333. }
  2334. static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
  2335. uint64_t Address, const void *Decoder) {
  2336. Inst.addOperand(MCOperand::CreateImm(64 - Val));
  2337. return MCDisassembler::Success;
  2338. }
  2339. static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
  2340. uint64_t Address, const void *Decoder) {
  2341. DecodeStatus S = MCDisassembler::Success;
  2342. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2343. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2344. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2345. Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
  2346. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2347. Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
  2348. unsigned op = fieldFromInstruction32(Insn, 6, 1);
  2349. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2350. return MCDisassembler::Fail;
  2351. if (op) {
  2352. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2353. return MCDisassembler::Fail; // Writeback
  2354. }
  2355. if (!Check(S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
  2356. return MCDisassembler::Fail;
  2357. if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
  2358. return MCDisassembler::Fail;
  2359. return S;
  2360. }
  2361. static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
  2362. uint64_t Address, const void *Decoder) {
  2363. DecodeStatus S = MCDisassembler::Success;
  2364. unsigned dst = fieldFromInstruction16(Insn, 8, 3);
  2365. unsigned imm = fieldFromInstruction16(Insn, 0, 8);
  2366. if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
  2367. return MCDisassembler::Fail;
  2368. switch(Inst.getOpcode()) {
  2369. default:
  2370. return MCDisassembler::Fail;
  2371. case ARM::tADR:
  2372. break; // tADR does not explicitly represent the PC as an operand.
  2373. case ARM::tADDrSPi:
  2374. Inst.addOperand(MCOperand::CreateReg(ARM::SP));
  2375. break;
  2376. }
  2377. Inst.addOperand(MCOperand::CreateImm(imm));
  2378. return S;
  2379. }
  2380. static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
  2381. uint64_t Address, const void *Decoder) {
  2382. Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
  2383. return MCDisassembler::Success;
  2384. }
  2385. static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
  2386. uint64_t Address, const void *Decoder) {
  2387. Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
  2388. return MCDisassembler::Success;
  2389. }
  2390. static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
  2391. uint64_t Address, const void *Decoder) {
  2392. Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
  2393. return MCDisassembler::Success;
  2394. }
  2395. static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
  2396. uint64_t Address, const void *Decoder) {
  2397. DecodeStatus S = MCDisassembler::Success;
  2398. unsigned Rn = fieldFromInstruction32(Val, 0, 3);
  2399. unsigned Rm = fieldFromInstruction32(Val, 3, 3);
  2400. if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2401. return MCDisassembler::Fail;
  2402. if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2403. return MCDisassembler::Fail;
  2404. return S;
  2405. }
  2406. static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
  2407. uint64_t Address, const void *Decoder) {
  2408. DecodeStatus S = MCDisassembler::Success;
  2409. unsigned Rn = fieldFromInstruction32(Val, 0, 3);
  2410. unsigned imm = fieldFromInstruction32(Val, 3, 5);
  2411. if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2412. return MCDisassembler::Fail;
  2413. Inst.addOperand(MCOperand::CreateImm(imm));
  2414. return S;
  2415. }
  2416. static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
  2417. uint64_t Address, const void *Decoder) {
  2418. unsigned imm = Val << 2;
  2419. Inst.addOperand(MCOperand::CreateImm(imm));
  2420. tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
  2421. return MCDisassembler::Success;
  2422. }
  2423. static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
  2424. uint64_t Address, const void *Decoder) {
  2425. Inst.addOperand(MCOperand::CreateReg(ARM::SP));
  2426. Inst.addOperand(MCOperand::CreateImm(Val));
  2427. return MCDisassembler::Success;
  2428. }
  2429. static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
  2430. uint64_t Address, const void *Decoder) {
  2431. DecodeStatus S = MCDisassembler::Success;
  2432. unsigned Rn = fieldFromInstruction32(Val, 6, 4);
  2433. unsigned Rm = fieldFromInstruction32(Val, 2, 4);
  2434. unsigned imm = fieldFromInstruction32(Val, 0, 2);
  2435. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2436. return MCDisassembler::Fail;
  2437. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2438. return MCDisassembler::Fail;
  2439. Inst.addOperand(MCOperand::CreateImm(imm));
  2440. return S;
  2441. }
  2442. static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
  2443. uint64_t Address, const void *Decoder) {
  2444. DecodeStatus S = MCDisassembler::Success;
  2445. switch (Inst.getOpcode()) {
  2446. case ARM::t2PLDs:
  2447. case ARM::t2PLDWs:
  2448. case ARM::t2PLIs:
  2449. break;
  2450. default: {
  2451. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  2452. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  2453. return MCDisassembler::Fail;
  2454. }
  2455. }
  2456. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2457. if (Rn == 0xF) {
  2458. switch (Inst.getOpcode()) {
  2459. case ARM::t2LDRBs:
  2460. Inst.setOpcode(ARM::t2LDRBpci);
  2461. break;
  2462. case ARM::t2LDRHs:
  2463. Inst.setOpcode(ARM::t2LDRHpci);
  2464. break;
  2465. case ARM::t2LDRSHs:
  2466. Inst.setOpcode(ARM::t2LDRSHpci);
  2467. break;
  2468. case ARM::t2LDRSBs:
  2469. Inst.setOpcode(ARM::t2LDRSBpci);
  2470. break;
  2471. case ARM::t2PLDs:
  2472. Inst.setOpcode(ARM::t2PLDi12);
  2473. Inst.addOperand(MCOperand::CreateReg(ARM::PC));
  2474. break;
  2475. default:
  2476. return MCDisassembler::Fail;
  2477. }
  2478. int imm = fieldFromInstruction32(Insn, 0, 12);
  2479. if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
  2480. Inst.addOperand(MCOperand::CreateImm(imm));
  2481. return S;
  2482. }
  2483. unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
  2484. addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
  2485. addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
  2486. if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
  2487. return MCDisassembler::Fail;
  2488. return S;
  2489. }
  2490. static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
  2491. uint64_t Address, const void *Decoder) {
  2492. int imm = Val & 0xFF;
  2493. if (!(Val & 0x100)) imm *= -1;
  2494. Inst.addOperand(MCOperand::CreateImm(imm << 2));
  2495. return MCDisassembler::Success;
  2496. }
  2497. static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
  2498. uint64_t Address, const void *Decoder) {
  2499. DecodeStatus S = MCDisassembler::Success;
  2500. unsigned Rn = fieldFromInstruction32(Val, 9, 4);
  2501. unsigned imm = fieldFromInstruction32(Val, 0, 9);
  2502. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2503. return MCDisassembler::Fail;
  2504. if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
  2505. return MCDisassembler::Fail;
  2506. return S;
  2507. }
  2508. static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
  2509. uint64_t Address, const void *Decoder) {
  2510. DecodeStatus S = MCDisassembler::Success;
  2511. unsigned Rn = fieldFromInstruction32(Val, 8, 4);
  2512. unsigned imm = fieldFromInstruction32(Val, 0, 8);
  2513. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  2514. return MCDisassembler::Fail;
  2515. Inst.addOperand(MCOperand::CreateImm(imm));
  2516. return S;
  2517. }
  2518. static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
  2519. uint64_t Address, const void *Decoder) {
  2520. int imm = Val & 0xFF;
  2521. if (Val == 0)
  2522. imm = INT32_MIN;
  2523. else if (!(Val & 0x100))
  2524. imm *= -1;
  2525. Inst.addOperand(MCOperand::CreateImm(imm));
  2526. return MCDisassembler::Success;
  2527. }
  2528. static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
  2529. uint64_t Address, const void *Decoder) {
  2530. DecodeStatus S = MCDisassembler::Success;
  2531. unsigned Rn = fieldFromInstruction32(Val, 9, 4);
  2532. unsigned imm = fieldFromInstruction32(Val, 0, 9);
  2533. // Some instructions always use an additive offset.
  2534. switch (Inst.getOpcode()) {
  2535. case ARM::t2LDRT:
  2536. case ARM::t2LDRBT:
  2537. case ARM::t2LDRHT:
  2538. case ARM::t2LDRSBT:
  2539. case ARM::t2LDRSHT:
  2540. case ARM::t2STRT:
  2541. case ARM::t2STRBT:
  2542. case ARM::t2STRHT:
  2543. imm |= 0x100;
  2544. break;
  2545. default:
  2546. break;
  2547. }
  2548. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2549. return MCDisassembler::Fail;
  2550. if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
  2551. return MCDisassembler::Fail;
  2552. return S;
  2553. }
  2554. static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Insn,
  2555. uint64_t Address, const void *Decoder) {
  2556. DecodeStatus S = MCDisassembler::Success;
  2557. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  2558. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2559. unsigned addr = fieldFromInstruction32(Insn, 0, 8);
  2560. addr |= fieldFromInstruction32(Insn, 9, 1) << 8;
  2561. addr |= Rn << 9;
  2562. unsigned load = fieldFromInstruction32(Insn, 20, 1);
  2563. if (!load) {
  2564. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2565. return MCDisassembler::Fail;
  2566. }
  2567. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  2568. return MCDisassembler::Fail;
  2569. if (load) {
  2570. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2571. return MCDisassembler::Fail;
  2572. }
  2573. if (!Check(S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
  2574. return MCDisassembler::Fail;
  2575. return S;
  2576. }
  2577. static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
  2578. uint64_t Address, const void *Decoder) {
  2579. DecodeStatus S = MCDisassembler::Success;
  2580. unsigned Rn = fieldFromInstruction32(Val, 13, 4);
  2581. unsigned imm = fieldFromInstruction32(Val, 0, 12);
  2582. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2583. return MCDisassembler::Fail;
  2584. Inst.addOperand(MCOperand::CreateImm(imm));
  2585. return S;
  2586. }
  2587. static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
  2588. uint64_t Address, const void *Decoder) {
  2589. unsigned imm = fieldFromInstruction16(Insn, 0, 7);
  2590. Inst.addOperand(MCOperand::CreateReg(ARM::SP));
  2591. Inst.addOperand(MCOperand::CreateReg(ARM::SP));
  2592. Inst.addOperand(MCOperand::CreateImm(imm));
  2593. return MCDisassembler::Success;
  2594. }
  2595. static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
  2596. uint64_t Address, const void *Decoder) {
  2597. DecodeStatus S = MCDisassembler::Success;
  2598. if (Inst.getOpcode() == ARM::tADDrSP) {
  2599. unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
  2600. Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
  2601. if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
  2602. return MCDisassembler::Fail;
  2603. if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
  2604. return MCDisassembler::Fail;
  2605. Inst.addOperand(MCOperand::CreateReg(ARM::SP));
  2606. } else if (Inst.getOpcode() == ARM::tADDspr) {
  2607. unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
  2608. Inst.addOperand(MCOperand::CreateReg(ARM::SP));
  2609. Inst.addOperand(MCOperand::CreateReg(ARM::SP));
  2610. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2611. return MCDisassembler::Fail;
  2612. }
  2613. return S;
  2614. }
  2615. static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
  2616. uint64_t Address, const void *Decoder) {
  2617. unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
  2618. unsigned flags = fieldFromInstruction16(Insn, 0, 3);
  2619. Inst.addOperand(MCOperand::CreateImm(imod));
  2620. Inst.addOperand(MCOperand::CreateImm(flags));
  2621. return MCDisassembler::Success;
  2622. }
  2623. static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
  2624. uint64_t Address, const void *Decoder) {
  2625. DecodeStatus S = MCDisassembler::Success;
  2626. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2627. unsigned add = fieldFromInstruction32(Insn, 4, 1);
  2628. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2629. return MCDisassembler::Fail;
  2630. Inst.addOperand(MCOperand::CreateImm(add));
  2631. return S;
  2632. }
  2633. static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
  2634. uint64_t Address, const void *Decoder) {
  2635. if (!tryAddingSymbolicOperand(Address,
  2636. (Address & ~2u) + SignExtend32<22>(Val << 1) + 4,
  2637. true, 4, Inst, Decoder))
  2638. Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
  2639. return MCDisassembler::Success;
  2640. }
  2641. static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
  2642. uint64_t Address, const void *Decoder) {
  2643. if (Val == 0xA || Val == 0xB)
  2644. return MCDisassembler::Fail;
  2645. Inst.addOperand(MCOperand::CreateImm(Val));
  2646. return MCDisassembler::Success;
  2647. }
  2648. static DecodeStatus
  2649. DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Insn,
  2650. uint64_t Address, const void *Decoder) {
  2651. DecodeStatus S = MCDisassembler::Success;
  2652. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2653. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2654. if (Rn == ARM::SP) S = MCDisassembler::SoftFail;
  2655. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2656. return MCDisassembler::Fail;
  2657. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2658. return MCDisassembler::Fail;
  2659. return S;
  2660. }
  2661. static DecodeStatus
  2662. DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
  2663. uint64_t Address, const void *Decoder) {
  2664. DecodeStatus S = MCDisassembler::Success;
  2665. unsigned pred = fieldFromInstruction32(Insn, 22, 4);
  2666. if (pred == 0xE || pred == 0xF) {
  2667. unsigned opc = fieldFromInstruction32(Insn, 4, 28);
  2668. switch (opc) {
  2669. default:
  2670. return MCDisassembler::Fail;
  2671. case 0xf3bf8f4:
  2672. Inst.setOpcode(ARM::t2DSB);
  2673. break;
  2674. case 0xf3bf8f5:
  2675. Inst.setOpcode(ARM::t2DMB);
  2676. break;
  2677. case 0xf3bf8f6:
  2678. Inst.setOpcode(ARM::t2ISB);
  2679. break;
  2680. }
  2681. unsigned imm = fieldFromInstruction32(Insn, 0, 4);
  2682. return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
  2683. }
  2684. unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
  2685. brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
  2686. brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
  2687. brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
  2688. brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
  2689. if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
  2690. return MCDisassembler::Fail;
  2691. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2692. return MCDisassembler::Fail;
  2693. return S;
  2694. }
  2695. // Decode a shifted immediate operand. These basically consist
  2696. // of an 8-bit value, and a 4-bit directive that specifies either
  2697. // a splat operation or a rotation.
  2698. static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
  2699. uint64_t Address, const void *Decoder) {
  2700. unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
  2701. if (ctrl == 0) {
  2702. unsigned byte = fieldFromInstruction32(Val, 8, 2);
  2703. unsigned imm = fieldFromInstruction32(Val, 0, 8);
  2704. switch (byte) {
  2705. case 0:
  2706. Inst.addOperand(MCOperand::CreateImm(imm));
  2707. break;
  2708. case 1:
  2709. Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
  2710. break;
  2711. case 2:
  2712. Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
  2713. break;
  2714. case 3:
  2715. Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
  2716. (imm << 8) | imm));
  2717. break;
  2718. }
  2719. } else {
  2720. unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
  2721. unsigned rot = fieldFromInstruction32(Val, 7, 5);
  2722. unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
  2723. Inst.addOperand(MCOperand::CreateImm(imm));
  2724. }
  2725. return MCDisassembler::Success;
  2726. }
  2727. static DecodeStatus
  2728. DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
  2729. uint64_t Address, const void *Decoder){
  2730. Inst.addOperand(MCOperand::CreateImm(Val << 1));
  2731. return MCDisassembler::Success;
  2732. }
  2733. static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
  2734. uint64_t Address, const void *Decoder){
  2735. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<22>(Val<<1) + 4,
  2736. true, 4, Inst, Decoder))
  2737. Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
  2738. return MCDisassembler::Success;
  2739. }
  2740. static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
  2741. uint64_t Address, const void *Decoder) {
  2742. switch (Val) {
  2743. default:
  2744. return MCDisassembler::Fail;
  2745. case 0xF: // SY
  2746. case 0xE: // ST
  2747. case 0xB: // ISH
  2748. case 0xA: // ISHST
  2749. case 0x7: // NSH
  2750. case 0x6: // NSHST
  2751. case 0x3: // OSH
  2752. case 0x2: // OSHST
  2753. break;
  2754. }
  2755. Inst.addOperand(MCOperand::CreateImm(Val));
  2756. return MCDisassembler::Success;
  2757. }
  2758. static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
  2759. uint64_t Address, const void *Decoder) {
  2760. if (!Val) return MCDisassembler::Fail;
  2761. Inst.addOperand(MCOperand::CreateImm(Val));
  2762. return MCDisassembler::Success;
  2763. }
  2764. static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
  2765. uint64_t Address, const void *Decoder) {
  2766. DecodeStatus S = MCDisassembler::Success;
  2767. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  2768. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2769. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  2770. if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
  2771. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  2772. return MCDisassembler::Fail;
  2773. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
  2774. return MCDisassembler::Fail;
  2775. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2776. return MCDisassembler::Fail;
  2777. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2778. return MCDisassembler::Fail;
  2779. return S;
  2780. }
  2781. static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
  2782. uint64_t Address, const void *Decoder){
  2783. DecodeStatus S = MCDisassembler::Success;
  2784. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2785. unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
  2786. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2787. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  2788. if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
  2789. return MCDisassembler::Fail;
  2790. if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
  2791. if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
  2792. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  2793. return MCDisassembler::Fail;
  2794. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
  2795. return MCDisassembler::Fail;
  2796. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2797. return MCDisassembler::Fail;
  2798. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2799. return MCDisassembler::Fail;
  2800. return S;
  2801. }
  2802. static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
  2803. uint64_t Address, const void *Decoder) {
  2804. DecodeStatus S = MCDisassembler::Success;
  2805. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2806. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  2807. unsigned imm = fieldFromInstruction32(Insn, 0, 12);
  2808. imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
  2809. imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
  2810. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  2811. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  2812. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  2813. return MCDisassembler::Fail;
  2814. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2815. return MCDisassembler::Fail;
  2816. if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
  2817. return MCDisassembler::Fail;
  2818. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2819. return MCDisassembler::Fail;
  2820. return S;
  2821. }
  2822. static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
  2823. uint64_t Address, const void *Decoder) {
  2824. DecodeStatus S = MCDisassembler::Success;
  2825. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2826. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  2827. unsigned imm = fieldFromInstruction32(Insn, 0, 12);
  2828. imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
  2829. imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
  2830. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  2831. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2832. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  2833. if (Rm == 0xF) S = MCDisassembler::SoftFail;
  2834. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  2835. return MCDisassembler::Fail;
  2836. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2837. return MCDisassembler::Fail;
  2838. if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
  2839. return MCDisassembler::Fail;
  2840. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2841. return MCDisassembler::Fail;
  2842. return S;
  2843. }
  2844. static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
  2845. uint64_t Address, const void *Decoder) {
  2846. DecodeStatus S = MCDisassembler::Success;
  2847. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2848. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  2849. unsigned imm = fieldFromInstruction32(Insn, 0, 12);
  2850. imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
  2851. imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
  2852. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  2853. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  2854. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2855. return MCDisassembler::Fail;
  2856. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  2857. return MCDisassembler::Fail;
  2858. if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
  2859. return MCDisassembler::Fail;
  2860. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2861. return MCDisassembler::Fail;
  2862. return S;
  2863. }
  2864. static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
  2865. uint64_t Address, const void *Decoder) {
  2866. DecodeStatus S = MCDisassembler::Success;
  2867. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2868. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  2869. unsigned imm = fieldFromInstruction32(Insn, 0, 12);
  2870. imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
  2871. imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
  2872. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  2873. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  2874. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2875. return MCDisassembler::Fail;
  2876. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  2877. return MCDisassembler::Fail;
  2878. if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
  2879. return MCDisassembler::Fail;
  2880. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2881. return MCDisassembler::Fail;
  2882. return S;
  2883. }
  2884. static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
  2885. uint64_t Address, const void *Decoder) {
  2886. DecodeStatus S = MCDisassembler::Success;
  2887. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2888. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2889. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2890. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2891. unsigned size = fieldFromInstruction32(Insn, 10, 2);
  2892. unsigned align = 0;
  2893. unsigned index = 0;
  2894. switch (size) {
  2895. default:
  2896. return MCDisassembler::Fail;
  2897. case 0:
  2898. if (fieldFromInstruction32(Insn, 4, 1))
  2899. return MCDisassembler::Fail; // UNDEFINED
  2900. index = fieldFromInstruction32(Insn, 5, 3);
  2901. break;
  2902. case 1:
  2903. if (fieldFromInstruction32(Insn, 5, 1))
  2904. return MCDisassembler::Fail; // UNDEFINED
  2905. index = fieldFromInstruction32(Insn, 6, 2);
  2906. if (fieldFromInstruction32(Insn, 4, 1))
  2907. align = 2;
  2908. break;
  2909. case 2:
  2910. if (fieldFromInstruction32(Insn, 6, 1))
  2911. return MCDisassembler::Fail; // UNDEFINED
  2912. index = fieldFromInstruction32(Insn, 7, 1);
  2913. if (fieldFromInstruction32(Insn, 4, 2) != 0)
  2914. align = 4;
  2915. }
  2916. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2917. return MCDisassembler::Fail;
  2918. if (Rm != 0xF) { // Writeback
  2919. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2920. return MCDisassembler::Fail;
  2921. }
  2922. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2923. return MCDisassembler::Fail;
  2924. Inst.addOperand(MCOperand::CreateImm(align));
  2925. if (Rm != 0xF) {
  2926. if (Rm != 0xD) {
  2927. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2928. return MCDisassembler::Fail;
  2929. } else
  2930. Inst.addOperand(MCOperand::CreateReg(0));
  2931. }
  2932. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2933. return MCDisassembler::Fail;
  2934. Inst.addOperand(MCOperand::CreateImm(index));
  2935. return S;
  2936. }
  2937. static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
  2938. uint64_t Address, const void *Decoder) {
  2939. DecodeStatus S = MCDisassembler::Success;
  2940. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2941. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2942. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2943. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2944. unsigned size = fieldFromInstruction32(Insn, 10, 2);
  2945. unsigned align = 0;
  2946. unsigned index = 0;
  2947. switch (size) {
  2948. default:
  2949. return MCDisassembler::Fail;
  2950. case 0:
  2951. if (fieldFromInstruction32(Insn, 4, 1))
  2952. return MCDisassembler::Fail; // UNDEFINED
  2953. index = fieldFromInstruction32(Insn, 5, 3);
  2954. break;
  2955. case 1:
  2956. if (fieldFromInstruction32(Insn, 5, 1))
  2957. return MCDisassembler::Fail; // UNDEFINED
  2958. index = fieldFromInstruction32(Insn, 6, 2);
  2959. if (fieldFromInstruction32(Insn, 4, 1))
  2960. align = 2;
  2961. break;
  2962. case 2:
  2963. if (fieldFromInstruction32(Insn, 6, 1))
  2964. return MCDisassembler::Fail; // UNDEFINED
  2965. index = fieldFromInstruction32(Insn, 7, 1);
  2966. if (fieldFromInstruction32(Insn, 4, 2) != 0)
  2967. align = 4;
  2968. }
  2969. if (Rm != 0xF) { // Writeback
  2970. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2971. return MCDisassembler::Fail;
  2972. }
  2973. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2974. return MCDisassembler::Fail;
  2975. Inst.addOperand(MCOperand::CreateImm(align));
  2976. if (Rm != 0xF) {
  2977. if (Rm != 0xD) {
  2978. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2979. return MCDisassembler::Fail;
  2980. } else
  2981. Inst.addOperand(MCOperand::CreateReg(0));
  2982. }
  2983. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2984. return MCDisassembler::Fail;
  2985. Inst.addOperand(MCOperand::CreateImm(index));
  2986. return S;
  2987. }
  2988. static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
  2989. uint64_t Address, const void *Decoder) {
  2990. DecodeStatus S = MCDisassembler::Success;
  2991. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  2992. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  2993. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  2994. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  2995. unsigned size = fieldFromInstruction32(Insn, 10, 2);
  2996. unsigned align = 0;
  2997. unsigned index = 0;
  2998. unsigned inc = 1;
  2999. switch (size) {
  3000. default:
  3001. return MCDisassembler::Fail;
  3002. case 0:
  3003. index = fieldFromInstruction32(Insn, 5, 3);
  3004. if (fieldFromInstruction32(Insn, 4, 1))
  3005. align = 2;
  3006. break;
  3007. case 1:
  3008. index = fieldFromInstruction32(Insn, 6, 2);
  3009. if (fieldFromInstruction32(Insn, 4, 1))
  3010. align = 4;
  3011. if (fieldFromInstruction32(Insn, 5, 1))
  3012. inc = 2;
  3013. break;
  3014. case 2:
  3015. if (fieldFromInstruction32(Insn, 5, 1))
  3016. return MCDisassembler::Fail; // UNDEFINED
  3017. index = fieldFromInstruction32(Insn, 7, 1);
  3018. if (fieldFromInstruction32(Insn, 4, 1) != 0)
  3019. align = 8;
  3020. if (fieldFromInstruction32(Insn, 6, 1))
  3021. inc = 2;
  3022. break;
  3023. }
  3024. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3025. return MCDisassembler::Fail;
  3026. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3027. return MCDisassembler::Fail;
  3028. if (Rm != 0xF) { // Writeback
  3029. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3030. return MCDisassembler::Fail;
  3031. }
  3032. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3033. return MCDisassembler::Fail;
  3034. Inst.addOperand(MCOperand::CreateImm(align));
  3035. if (Rm != 0xF) {
  3036. if (Rm != 0xD) {
  3037. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3038. return MCDisassembler::Fail;
  3039. } else
  3040. Inst.addOperand(MCOperand::CreateReg(0));
  3041. }
  3042. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3043. return MCDisassembler::Fail;
  3044. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3045. return MCDisassembler::Fail;
  3046. Inst.addOperand(MCOperand::CreateImm(index));
  3047. return S;
  3048. }
  3049. static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
  3050. uint64_t Address, const void *Decoder) {
  3051. DecodeStatus S = MCDisassembler::Success;
  3052. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  3053. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  3054. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  3055. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  3056. unsigned size = fieldFromInstruction32(Insn, 10, 2);
  3057. unsigned align = 0;
  3058. unsigned index = 0;
  3059. unsigned inc = 1;
  3060. switch (size) {
  3061. default:
  3062. return MCDisassembler::Fail;
  3063. case 0:
  3064. index = fieldFromInstruction32(Insn, 5, 3);
  3065. if (fieldFromInstruction32(Insn, 4, 1))
  3066. align = 2;
  3067. break;
  3068. case 1:
  3069. index = fieldFromInstruction32(Insn, 6, 2);
  3070. if (fieldFromInstruction32(Insn, 4, 1))
  3071. align = 4;
  3072. if (fieldFromInstruction32(Insn, 5, 1))
  3073. inc = 2;
  3074. break;
  3075. case 2:
  3076. if (fieldFromInstruction32(Insn, 5, 1))
  3077. return MCDisassembler::Fail; // UNDEFINED
  3078. index = fieldFromInstruction32(Insn, 7, 1);
  3079. if (fieldFromInstruction32(Insn, 4, 1) != 0)
  3080. align = 8;
  3081. if (fieldFromInstruction32(Insn, 6, 1))
  3082. inc = 2;
  3083. break;
  3084. }
  3085. if (Rm != 0xF) { // Writeback
  3086. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3087. return MCDisassembler::Fail;
  3088. }
  3089. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3090. return MCDisassembler::Fail;
  3091. Inst.addOperand(MCOperand::CreateImm(align));
  3092. if (Rm != 0xF) {
  3093. if (Rm != 0xD) {
  3094. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3095. return MCDisassembler::Fail;
  3096. } else
  3097. Inst.addOperand(MCOperand::CreateReg(0));
  3098. }
  3099. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3100. return MCDisassembler::Fail;
  3101. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3102. return MCDisassembler::Fail;
  3103. Inst.addOperand(MCOperand::CreateImm(index));
  3104. return S;
  3105. }
  3106. static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
  3107. uint64_t Address, const void *Decoder) {
  3108. DecodeStatus S = MCDisassembler::Success;
  3109. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  3110. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  3111. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  3112. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  3113. unsigned size = fieldFromInstruction32(Insn, 10, 2);
  3114. unsigned align = 0;
  3115. unsigned index = 0;
  3116. unsigned inc = 1;
  3117. switch (size) {
  3118. default:
  3119. return MCDisassembler::Fail;
  3120. case 0:
  3121. if (fieldFromInstruction32(Insn, 4, 1))
  3122. return MCDisassembler::Fail; // UNDEFINED
  3123. index = fieldFromInstruction32(Insn, 5, 3);
  3124. break;
  3125. case 1:
  3126. if (fieldFromInstruction32(Insn, 4, 1))
  3127. return MCDisassembler::Fail; // UNDEFINED
  3128. index = fieldFromInstruction32(Insn, 6, 2);
  3129. if (fieldFromInstruction32(Insn, 5, 1))
  3130. inc = 2;
  3131. break;
  3132. case 2:
  3133. if (fieldFromInstruction32(Insn, 4, 2))
  3134. return MCDisassembler::Fail; // UNDEFINED
  3135. index = fieldFromInstruction32(Insn, 7, 1);
  3136. if (fieldFromInstruction32(Insn, 6, 1))
  3137. inc = 2;
  3138. break;
  3139. }
  3140. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3141. return MCDisassembler::Fail;
  3142. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3143. return MCDisassembler::Fail;
  3144. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  3145. return MCDisassembler::Fail;
  3146. if (Rm != 0xF) { // Writeback
  3147. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3148. return MCDisassembler::Fail;
  3149. }
  3150. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3151. return MCDisassembler::Fail;
  3152. Inst.addOperand(MCOperand::CreateImm(align));
  3153. if (Rm != 0xF) {
  3154. if (Rm != 0xD) {
  3155. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3156. return MCDisassembler::Fail;
  3157. } else
  3158. Inst.addOperand(MCOperand::CreateReg(0));
  3159. }
  3160. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3161. return MCDisassembler::Fail;
  3162. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3163. return MCDisassembler::Fail;
  3164. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  3165. return MCDisassembler::Fail;
  3166. Inst.addOperand(MCOperand::CreateImm(index));
  3167. return S;
  3168. }
  3169. static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
  3170. uint64_t Address, const void *Decoder) {
  3171. DecodeStatus S = MCDisassembler::Success;
  3172. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  3173. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  3174. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  3175. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  3176. unsigned size = fieldFromInstruction32(Insn, 10, 2);
  3177. unsigned align = 0;
  3178. unsigned index = 0;
  3179. unsigned inc = 1;
  3180. switch (size) {
  3181. default:
  3182. return MCDisassembler::Fail;
  3183. case 0:
  3184. if (fieldFromInstruction32(Insn, 4, 1))
  3185. return MCDisassembler::Fail; // UNDEFINED
  3186. index = fieldFromInstruction32(Insn, 5, 3);
  3187. break;
  3188. case 1:
  3189. if (fieldFromInstruction32(Insn, 4, 1))
  3190. return MCDisassembler::Fail; // UNDEFINED
  3191. index = fieldFromInstruction32(Insn, 6, 2);
  3192. if (fieldFromInstruction32(Insn, 5, 1))
  3193. inc = 2;
  3194. break;
  3195. case 2:
  3196. if (fieldFromInstruction32(Insn, 4, 2))
  3197. return MCDisassembler::Fail; // UNDEFINED
  3198. index = fieldFromInstruction32(Insn, 7, 1);
  3199. if (fieldFromInstruction32(Insn, 6, 1))
  3200. inc = 2;
  3201. break;
  3202. }
  3203. if (Rm != 0xF) { // Writeback
  3204. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3205. return MCDisassembler::Fail;
  3206. }
  3207. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3208. return MCDisassembler::Fail;
  3209. Inst.addOperand(MCOperand::CreateImm(align));
  3210. if (Rm != 0xF) {
  3211. if (Rm != 0xD) {
  3212. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3213. return MCDisassembler::Fail;
  3214. } else
  3215. Inst.addOperand(MCOperand::CreateReg(0));
  3216. }
  3217. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3218. return MCDisassembler::Fail;
  3219. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3220. return MCDisassembler::Fail;
  3221. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  3222. return MCDisassembler::Fail;
  3223. Inst.addOperand(MCOperand::CreateImm(index));
  3224. return S;
  3225. }
  3226. static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
  3227. uint64_t Address, const void *Decoder) {
  3228. DecodeStatus S = MCDisassembler::Success;
  3229. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  3230. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  3231. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  3232. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  3233. unsigned size = fieldFromInstruction32(Insn, 10, 2);
  3234. unsigned align = 0;
  3235. unsigned index = 0;
  3236. unsigned inc = 1;
  3237. switch (size) {
  3238. default:
  3239. return MCDisassembler::Fail;
  3240. case 0:
  3241. if (fieldFromInstruction32(Insn, 4, 1))
  3242. align = 4;
  3243. index = fieldFromInstruction32(Insn, 5, 3);
  3244. break;
  3245. case 1:
  3246. if (fieldFromInstruction32(Insn, 4, 1))
  3247. align = 8;
  3248. index = fieldFromInstruction32(Insn, 6, 2);
  3249. if (fieldFromInstruction32(Insn, 5, 1))
  3250. inc = 2;
  3251. break;
  3252. case 2:
  3253. if (fieldFromInstruction32(Insn, 4, 2))
  3254. align = 4 << fieldFromInstruction32(Insn, 4, 2);
  3255. index = fieldFromInstruction32(Insn, 7, 1);
  3256. if (fieldFromInstruction32(Insn, 6, 1))
  3257. inc = 2;
  3258. break;
  3259. }
  3260. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3261. return MCDisassembler::Fail;
  3262. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3263. return MCDisassembler::Fail;
  3264. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  3265. return MCDisassembler::Fail;
  3266. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
  3267. return MCDisassembler::Fail;
  3268. if (Rm != 0xF) { // Writeback
  3269. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3270. return MCDisassembler::Fail;
  3271. }
  3272. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3273. return MCDisassembler::Fail;
  3274. Inst.addOperand(MCOperand::CreateImm(align));
  3275. if (Rm != 0xF) {
  3276. if (Rm != 0xD) {
  3277. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3278. return MCDisassembler::Fail;
  3279. } else
  3280. Inst.addOperand(MCOperand::CreateReg(0));
  3281. }
  3282. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3283. return MCDisassembler::Fail;
  3284. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3285. return MCDisassembler::Fail;
  3286. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  3287. return MCDisassembler::Fail;
  3288. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
  3289. return MCDisassembler::Fail;
  3290. Inst.addOperand(MCOperand::CreateImm(index));
  3291. return S;
  3292. }
  3293. static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
  3294. uint64_t Address, const void *Decoder) {
  3295. DecodeStatus S = MCDisassembler::Success;
  3296. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  3297. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  3298. unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
  3299. Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
  3300. unsigned size = fieldFromInstruction32(Insn, 10, 2);
  3301. unsigned align = 0;
  3302. unsigned index = 0;
  3303. unsigned inc = 1;
  3304. switch (size) {
  3305. default:
  3306. return MCDisassembler::Fail;
  3307. case 0:
  3308. if (fieldFromInstruction32(Insn, 4, 1))
  3309. align = 4;
  3310. index = fieldFromInstruction32(Insn, 5, 3);
  3311. break;
  3312. case 1:
  3313. if (fieldFromInstruction32(Insn, 4, 1))
  3314. align = 8;
  3315. index = fieldFromInstruction32(Insn, 6, 2);
  3316. if (fieldFromInstruction32(Insn, 5, 1))
  3317. inc = 2;
  3318. break;
  3319. case 2:
  3320. if (fieldFromInstruction32(Insn, 4, 2))
  3321. align = 4 << fieldFromInstruction32(Insn, 4, 2);
  3322. index = fieldFromInstruction32(Insn, 7, 1);
  3323. if (fieldFromInstruction32(Insn, 6, 1))
  3324. inc = 2;
  3325. break;
  3326. }
  3327. if (Rm != 0xF) { // Writeback
  3328. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3329. return MCDisassembler::Fail;
  3330. }
  3331. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3332. return MCDisassembler::Fail;
  3333. Inst.addOperand(MCOperand::CreateImm(align));
  3334. if (Rm != 0xF) {
  3335. if (Rm != 0xD) {
  3336. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3337. return MCDisassembler::Fail;
  3338. } else
  3339. Inst.addOperand(MCOperand::CreateReg(0));
  3340. }
  3341. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3342. return MCDisassembler::Fail;
  3343. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3344. return MCDisassembler::Fail;
  3345. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  3346. return MCDisassembler::Fail;
  3347. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
  3348. return MCDisassembler::Fail;
  3349. Inst.addOperand(MCOperand::CreateImm(index));
  3350. return S;
  3351. }
  3352. static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
  3353. uint64_t Address, const void *Decoder) {
  3354. DecodeStatus S = MCDisassembler::Success;
  3355. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  3356. unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
  3357. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  3358. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  3359. Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
  3360. if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
  3361. S = MCDisassembler::SoftFail;
  3362. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
  3363. return MCDisassembler::Fail;
  3364. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
  3365. return MCDisassembler::Fail;
  3366. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
  3367. return MCDisassembler::Fail;
  3368. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
  3369. return MCDisassembler::Fail;
  3370. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3371. return MCDisassembler::Fail;
  3372. return S;
  3373. }
  3374. static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
  3375. uint64_t Address, const void *Decoder) {
  3376. DecodeStatus S = MCDisassembler::Success;
  3377. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  3378. unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
  3379. unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
  3380. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  3381. Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
  3382. if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
  3383. S = MCDisassembler::SoftFail;
  3384. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
  3385. return MCDisassembler::Fail;
  3386. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
  3387. return MCDisassembler::Fail;
  3388. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
  3389. return MCDisassembler::Fail;
  3390. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
  3391. return MCDisassembler::Fail;
  3392. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3393. return MCDisassembler::Fail;
  3394. return S;
  3395. }
  3396. static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
  3397. uint64_t Address, const void *Decoder) {
  3398. DecodeStatus S = MCDisassembler::Success;
  3399. unsigned pred = fieldFromInstruction16(Insn, 4, 4);
  3400. // The InstPrinter needs to have the low bit of the predicate in
  3401. // the mask operand to be able to print it properly.
  3402. unsigned mask = fieldFromInstruction16(Insn, 0, 5);
  3403. if (pred == 0xF) {
  3404. pred = 0xE;
  3405. S = MCDisassembler::SoftFail;
  3406. }
  3407. if ((mask & 0xF) == 0) {
  3408. // Preserve the high bit of the mask, which is the low bit of
  3409. // the predicate.
  3410. mask &= 0x10;
  3411. mask |= 0x8;
  3412. S = MCDisassembler::SoftFail;
  3413. }
  3414. Inst.addOperand(MCOperand::CreateImm(pred));
  3415. Inst.addOperand(MCOperand::CreateImm(mask));
  3416. return S;
  3417. }
  3418. static DecodeStatus
  3419. DecodeT2LDRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
  3420. uint64_t Address, const void *Decoder) {
  3421. DecodeStatus S = MCDisassembler::Success;
  3422. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  3423. unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
  3424. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  3425. unsigned addr = fieldFromInstruction32(Insn, 0, 8);
  3426. unsigned W = fieldFromInstruction32(Insn, 21, 1);
  3427. unsigned U = fieldFromInstruction32(Insn, 23, 1);
  3428. unsigned P = fieldFromInstruction32(Insn, 24, 1);
  3429. bool writeback = (W == 1) | (P == 0);
  3430. addr |= (U << 8) | (Rn << 9);
  3431. if (writeback && (Rn == Rt || Rn == Rt2))
  3432. Check(S, MCDisassembler::SoftFail);
  3433. if (Rt == Rt2)
  3434. Check(S, MCDisassembler::SoftFail);
  3435. // Rt
  3436. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3437. return MCDisassembler::Fail;
  3438. // Rt2
  3439. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
  3440. return MCDisassembler::Fail;
  3441. // Writeback operand
  3442. if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3443. return MCDisassembler::Fail;
  3444. // addr
  3445. if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
  3446. return MCDisassembler::Fail;
  3447. return S;
  3448. }
  3449. static DecodeStatus
  3450. DecodeT2STRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
  3451. uint64_t Address, const void *Decoder) {
  3452. DecodeStatus S = MCDisassembler::Success;
  3453. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  3454. unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
  3455. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  3456. unsigned addr = fieldFromInstruction32(Insn, 0, 8);
  3457. unsigned W = fieldFromInstruction32(Insn, 21, 1);
  3458. unsigned U = fieldFromInstruction32(Insn, 23, 1);
  3459. unsigned P = fieldFromInstruction32(Insn, 24, 1);
  3460. bool writeback = (W == 1) | (P == 0);
  3461. addr |= (U << 8) | (Rn << 9);
  3462. if (writeback && (Rn == Rt || Rn == Rt2))
  3463. Check(S, MCDisassembler::SoftFail);
  3464. // Writeback operand
  3465. if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3466. return MCDisassembler::Fail;
  3467. // Rt
  3468. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3469. return MCDisassembler::Fail;
  3470. // Rt2
  3471. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
  3472. return MCDisassembler::Fail;
  3473. // addr
  3474. if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
  3475. return MCDisassembler::Fail;
  3476. return S;
  3477. }
  3478. static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, uint32_t Insn,
  3479. uint64_t Address, const void *Decoder) {
  3480. unsigned sign1 = fieldFromInstruction32(Insn, 21, 1);
  3481. unsigned sign2 = fieldFromInstruction32(Insn, 23, 1);
  3482. if (sign1 != sign2) return MCDisassembler::Fail;
  3483. unsigned Val = fieldFromInstruction32(Insn, 0, 8);
  3484. Val |= fieldFromInstruction32(Insn, 12, 3) << 8;
  3485. Val |= fieldFromInstruction32(Insn, 26, 1) << 11;
  3486. Val |= sign1 << 12;
  3487. Inst.addOperand(MCOperand::CreateImm(SignExtend32<13>(Val)));
  3488. return MCDisassembler::Success;
  3489. }
  3490. static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, uint32_t Val,
  3491. uint64_t Address,
  3492. const void *Decoder) {
  3493. DecodeStatus S = MCDisassembler::Success;
  3494. // Shift of "asr #32" is not allowed in Thumb2 mode.
  3495. if (Val == 0x20) S = MCDisassembler::SoftFail;
  3496. Inst.addOperand(MCOperand::CreateImm(Val));
  3497. return S;
  3498. }
  3499. static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
  3500. uint64_t Address, const void *Decoder) {
  3501. unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
  3502. unsigned Rt2 = fieldFromInstruction32(Insn, 0, 4);
  3503. unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
  3504. unsigned pred = fieldFromInstruction32(Insn, 28, 4);
  3505. if (pred == 0xF)
  3506. return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
  3507. DecodeStatus S = MCDisassembler::Success;
  3508. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
  3509. return MCDisassembler::Fail;
  3510. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
  3511. return MCDisassembler::Fail;
  3512. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  3513. return MCDisassembler::Fail;
  3514. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3515. return MCDisassembler::Fail;
  3516. return S;
  3517. }
  3518. static DecodeStatus DecodeVCVTD(llvm::MCInst &Inst, unsigned Insn,
  3519. uint64_t Address, const void *Decoder) {
  3520. unsigned Vd = (fieldFromInstruction32(Insn, 12, 4) << 0);
  3521. Vd |= (fieldFromInstruction32(Insn, 22, 1) << 4);
  3522. unsigned Vm = (fieldFromInstruction32(Insn, 0, 4) << 0);
  3523. Vm |= (fieldFromInstruction32(Insn, 5, 1) << 4);
  3524. unsigned imm = fieldFromInstruction32(Insn, 16, 6);
  3525. unsigned cmode = fieldFromInstruction32(Insn, 8, 4);
  3526. DecodeStatus S = MCDisassembler::Success;
  3527. // VMOVv2f32 is ambiguous with these decodings.
  3528. if (!(imm & 0x38) && cmode == 0xF) {
  3529. Inst.setOpcode(ARM::VMOVv2f32);
  3530. return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
  3531. }
  3532. if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
  3533. if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
  3534. return MCDisassembler::Fail;
  3535. if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
  3536. return MCDisassembler::Fail;
  3537. Inst.addOperand(MCOperand::CreateImm(64 - imm));
  3538. return S;
  3539. }
  3540. static DecodeStatus DecodeVCVTQ(llvm::MCInst &Inst, unsigned Insn,
  3541. uint64_t Address, const void *Decoder) {
  3542. unsigned Vd = (fieldFromInstruction32(Insn, 12, 4) << 0);
  3543. Vd |= (fieldFromInstruction32(Insn, 22, 1) << 4);
  3544. unsigned Vm = (fieldFromInstruction32(Insn, 0, 4) << 0);
  3545. Vm |= (fieldFromInstruction32(Insn, 5, 1) << 4);
  3546. unsigned imm = fieldFromInstruction32(Insn, 16, 6);
  3547. unsigned cmode = fieldFromInstruction32(Insn, 8, 4);
  3548. DecodeStatus S = MCDisassembler::Success;
  3549. // VMOVv4f32 is ambiguous with these decodings.
  3550. if (!(imm & 0x38) && cmode == 0xF) {
  3551. Inst.setOpcode(ARM::VMOVv4f32);
  3552. return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
  3553. }
  3554. if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
  3555. if (!Check(S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
  3556. return MCDisassembler::Fail;
  3557. if (!Check(S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
  3558. return MCDisassembler::Fail;
  3559. Inst.addOperand(MCOperand::CreateImm(64 - imm));
  3560. return S;
  3561. }