2
0

sdhci.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940
  1. /*
  2. * SD Association Host Standard Specification v2.0 controller emulation
  3. *
  4. * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
  5. *
  6. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  7. * Mitsyanko Igor <i.mitsyanko@samsung.com>
  8. * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
  9. *
  10. * Based on MMC controller for Samsung S5PC1xx-based board emulation
  11. * by Alexey Merkulov and Vladimir Monakhov.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  21. * See the GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, see <http://www.gnu.org/licenses/>.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "qemu/units.h"
  28. #include "qemu/error-report.h"
  29. #include "qapi/error.h"
  30. #include "hw/irq.h"
  31. #include "hw/qdev-properties.h"
  32. #include "sysemu/dma.h"
  33. #include "qemu/timer.h"
  34. #include "qemu/bitops.h"
  35. #include "hw/sd/sdhci.h"
  36. #include "migration/vmstate.h"
  37. #include "sdhci-internal.h"
  38. #include "qemu/log.h"
  39. #include "qemu/module.h"
  40. #include "trace.h"
  41. #include "qom/object.h"
  42. #define TYPE_SDHCI_BUS "sdhci-bus"
  43. /* This is reusing the SDBus typedef from SD_BUS */
  44. DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
  45. TYPE_SDHCI_BUS)
  46. #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
  47. static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
  48. {
  49. return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
  50. }
  51. /* return true on error */
  52. static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
  53. uint8_t freq, Error **errp)
  54. {
  55. if (s->sd_spec_version >= 3) {
  56. return false;
  57. }
  58. switch (freq) {
  59. case 0:
  60. case 10 ... 63:
  61. break;
  62. default:
  63. error_setg(errp, "SD %s clock frequency can have value"
  64. "in range 0-63 only", desc);
  65. return true;
  66. }
  67. return false;
  68. }
  69. static void sdhci_check_capareg(SDHCIState *s, Error **errp)
  70. {
  71. uint64_t msk = s->capareg;
  72. uint32_t val;
  73. bool y;
  74. switch (s->sd_spec_version) {
  75. case 4:
  76. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
  77. trace_sdhci_capareg("64-bit system bus (v4)", val);
  78. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
  79. val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
  80. trace_sdhci_capareg("UHS-II", val);
  81. msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
  82. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
  83. trace_sdhci_capareg("ADMA3", val);
  84. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
  85. /* fallthrough */
  86. case 3:
  87. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
  88. trace_sdhci_capareg("async interrupt", val);
  89. msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
  90. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
  91. if (val) {
  92. error_setg(errp, "slot-type not supported");
  93. return;
  94. }
  95. trace_sdhci_capareg("slot type", val);
  96. msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
  97. if (val != 2) {
  98. val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
  99. trace_sdhci_capareg("8-bit bus", val);
  100. }
  101. msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
  102. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
  103. trace_sdhci_capareg("bus speed mask", val);
  104. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
  105. val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
  106. trace_sdhci_capareg("driver strength mask", val);
  107. msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
  108. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
  109. trace_sdhci_capareg("timer re-tuning", val);
  110. msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
  111. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
  112. trace_sdhci_capareg("use SDR50 tuning", val);
  113. msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
  114. val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
  115. trace_sdhci_capareg("re-tuning mode", val);
  116. msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
  117. val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
  118. trace_sdhci_capareg("clock multiplier", val);
  119. msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
  120. /* fallthrough */
  121. case 2: /* default version */
  122. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
  123. trace_sdhci_capareg("ADMA2", val);
  124. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
  125. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
  126. trace_sdhci_capareg("ADMA1", val);
  127. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
  128. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
  129. trace_sdhci_capareg("64-bit system bus (v3)", val);
  130. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
  131. /* fallthrough */
  132. case 1:
  133. y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
  134. msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
  135. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
  136. trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
  137. if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
  138. return;
  139. }
  140. msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
  141. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
  142. trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
  143. if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
  144. return;
  145. }
  146. msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
  147. val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
  148. if (val >= 3) {
  149. error_setg(errp, "block size can be 512, 1024 or 2048 only");
  150. return;
  151. }
  152. trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
  153. msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
  154. val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
  155. trace_sdhci_capareg("high speed", val);
  156. msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
  157. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
  158. trace_sdhci_capareg("SDMA", val);
  159. msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
  160. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
  161. trace_sdhci_capareg("suspend/resume", val);
  162. msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
  163. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
  164. trace_sdhci_capareg("3.3v", val);
  165. msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
  166. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
  167. trace_sdhci_capareg("3.0v", val);
  168. msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
  169. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
  170. trace_sdhci_capareg("1.8v", val);
  171. msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
  172. break;
  173. default:
  174. error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
  175. }
  176. if (msk) {
  177. qemu_log_mask(LOG_UNIMP,
  178. "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
  179. }
  180. }
  181. static uint8_t sdhci_slotint(SDHCIState *s)
  182. {
  183. return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
  184. ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
  185. ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
  186. }
  187. /* Return true if IRQ was pending and delivered */
  188. static bool sdhci_update_irq(SDHCIState *s)
  189. {
  190. bool pending = sdhci_slotint(s);
  191. qemu_set_irq(s->irq, pending);
  192. return pending;
  193. }
  194. static void sdhci_raise_insertion_irq(void *opaque)
  195. {
  196. SDHCIState *s = (SDHCIState *)opaque;
  197. if (s->norintsts & SDHC_NIS_REMOVE) {
  198. timer_mod(s->insert_timer,
  199. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  200. } else {
  201. s->prnsts = 0x1ff0000;
  202. if (s->norintstsen & SDHC_NISEN_INSERT) {
  203. s->norintsts |= SDHC_NIS_INSERT;
  204. }
  205. sdhci_update_irq(s);
  206. }
  207. }
  208. static void sdhci_set_inserted(DeviceState *dev, bool level)
  209. {
  210. SDHCIState *s = (SDHCIState *)dev;
  211. trace_sdhci_set_inserted(level ? "insert" : "eject");
  212. if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
  213. /* Give target some time to notice card ejection */
  214. timer_mod(s->insert_timer,
  215. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  216. } else {
  217. if (level) {
  218. s->prnsts = 0x1ff0000;
  219. if (s->norintstsen & SDHC_NISEN_INSERT) {
  220. s->norintsts |= SDHC_NIS_INSERT;
  221. }
  222. } else {
  223. s->prnsts = 0x1fa0000;
  224. s->pwrcon &= ~SDHC_POWER_ON;
  225. s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
  226. if (s->norintstsen & SDHC_NISEN_REMOVE) {
  227. s->norintsts |= SDHC_NIS_REMOVE;
  228. }
  229. }
  230. sdhci_update_irq(s);
  231. }
  232. }
  233. static void sdhci_set_readonly(DeviceState *dev, bool level)
  234. {
  235. SDHCIState *s = (SDHCIState *)dev;
  236. if (level) {
  237. s->prnsts &= ~SDHC_WRITE_PROTECT;
  238. } else {
  239. /* Write enabled */
  240. s->prnsts |= SDHC_WRITE_PROTECT;
  241. }
  242. }
  243. static void sdhci_reset(SDHCIState *s)
  244. {
  245. DeviceState *dev = DEVICE(s);
  246. timer_del(s->insert_timer);
  247. timer_del(s->transfer_timer);
  248. /* Set all registers to 0. Capabilities/Version registers are not cleared
  249. * and assumed to always preserve their value, given to them during
  250. * initialization */
  251. memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
  252. /* Reset other state based on current card insertion/readonly status */
  253. sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
  254. sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
  255. s->data_count = 0;
  256. s->stopped_state = sdhc_not_stopped;
  257. s->pending_insert_state = false;
  258. }
  259. static void sdhci_poweron_reset(DeviceState *dev)
  260. {
  261. /* QOM (ie power-on) reset. This is identical to reset
  262. * commanded via device register apart from handling of the
  263. * 'pending insert on powerup' quirk.
  264. */
  265. SDHCIState *s = (SDHCIState *)dev;
  266. sdhci_reset(s);
  267. if (s->pending_insert_quirk) {
  268. s->pending_insert_state = true;
  269. }
  270. }
  271. static void sdhci_data_transfer(void *opaque);
  272. static void sdhci_send_command(SDHCIState *s)
  273. {
  274. SDRequest request;
  275. uint8_t response[16];
  276. int rlen;
  277. bool timeout = false;
  278. s->errintsts = 0;
  279. s->acmd12errsts = 0;
  280. request.cmd = s->cmdreg >> 8;
  281. request.arg = s->argument;
  282. trace_sdhci_send_command(request.cmd, request.arg);
  283. rlen = sdbus_do_command(&s->sdbus, &request, response);
  284. if (s->cmdreg & SDHC_CMD_RESPONSE) {
  285. if (rlen == 4) {
  286. s->rspreg[0] = ldl_be_p(response);
  287. s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
  288. trace_sdhci_response4(s->rspreg[0]);
  289. } else if (rlen == 16) {
  290. s->rspreg[0] = ldl_be_p(&response[11]);
  291. s->rspreg[1] = ldl_be_p(&response[7]);
  292. s->rspreg[2] = ldl_be_p(&response[3]);
  293. s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
  294. response[2];
  295. trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
  296. s->rspreg[1], s->rspreg[0]);
  297. } else {
  298. timeout = true;
  299. trace_sdhci_error("timeout waiting for command response");
  300. if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
  301. s->errintsts |= SDHC_EIS_CMDTIMEOUT;
  302. s->norintsts |= SDHC_NIS_ERR;
  303. }
  304. }
  305. if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  306. (s->norintstsen & SDHC_NISEN_TRSCMP) &&
  307. (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
  308. s->norintsts |= SDHC_NIS_TRSCMP;
  309. }
  310. }
  311. if (s->norintstsen & SDHC_NISEN_CMDCMP) {
  312. s->norintsts |= SDHC_NIS_CMDCMP;
  313. }
  314. sdhci_update_irq(s);
  315. if (!timeout && s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
  316. s->data_count = 0;
  317. sdhci_data_transfer(s);
  318. }
  319. }
  320. static void sdhci_end_transfer(SDHCIState *s)
  321. {
  322. /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
  323. if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
  324. SDRequest request;
  325. uint8_t response[16];
  326. request.cmd = 0x0C;
  327. request.arg = 0;
  328. trace_sdhci_end_transfer(request.cmd, request.arg);
  329. sdbus_do_command(&s->sdbus, &request, response);
  330. /* Auto CMD12 response goes to the upper Response register */
  331. s->rspreg[3] = ldl_be_p(response);
  332. }
  333. s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
  334. SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
  335. SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
  336. if (s->norintstsen & SDHC_NISEN_TRSCMP) {
  337. s->norintsts |= SDHC_NIS_TRSCMP;
  338. }
  339. sdhci_update_irq(s);
  340. }
  341. /*
  342. * Programmed i/o data transfer
  343. */
  344. #define BLOCK_SIZE_MASK (4 * KiB - 1)
  345. /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
  346. static void sdhci_read_block_from_card(SDHCIState *s)
  347. {
  348. const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
  349. if ((s->trnmod & SDHC_TRNS_MULTI) &&
  350. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
  351. return;
  352. }
  353. if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  354. /* Device is not in tuning */
  355. sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
  356. }
  357. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  358. /* Device is in tuning */
  359. s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
  360. s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
  361. s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
  362. SDHC_DATA_INHIBIT);
  363. goto read_done;
  364. }
  365. /* New data now available for READ through Buffer Port Register */
  366. s->prnsts |= SDHC_DATA_AVAILABLE;
  367. if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
  368. s->norintsts |= SDHC_NIS_RBUFRDY;
  369. }
  370. /* Clear DAT line active status if that was the last block */
  371. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  372. ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
  373. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  374. }
  375. /* If stop at block gap request was set and it's not the last block of
  376. * data - generate Block Event interrupt */
  377. if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
  378. s->blkcnt != 1) {
  379. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  380. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  381. s->norintsts |= SDHC_EIS_BLKGAP;
  382. }
  383. }
  384. read_done:
  385. sdhci_update_irq(s);
  386. }
  387. /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
  388. static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
  389. {
  390. uint32_t value = 0;
  391. int i;
  392. /* first check that a valid data exists in host controller input buffer */
  393. if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
  394. trace_sdhci_error("read from empty buffer");
  395. return 0;
  396. }
  397. for (i = 0; i < size; i++) {
  398. value |= s->fifo_buffer[s->data_count] << i * 8;
  399. s->data_count++;
  400. /* check if we've read all valid data (blksize bytes) from buffer */
  401. if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
  402. trace_sdhci_read_dataport(s->data_count);
  403. s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
  404. s->data_count = 0; /* next buff read must start at position [0] */
  405. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  406. s->blkcnt--;
  407. }
  408. /* if that was the last block of data */
  409. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  410. ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
  411. /* stop at gap request */
  412. (s->stopped_state == sdhc_gap_read &&
  413. !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
  414. sdhci_end_transfer(s);
  415. } else { /* if there are more data, read next block from card */
  416. sdhci_read_block_from_card(s);
  417. }
  418. break;
  419. }
  420. }
  421. return value;
  422. }
  423. /* Write data from host controller FIFO to card */
  424. static void sdhci_write_block_to_card(SDHCIState *s)
  425. {
  426. if (s->prnsts & SDHC_SPACE_AVAILABLE) {
  427. if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  428. s->norintsts |= SDHC_NIS_WBUFRDY;
  429. }
  430. sdhci_update_irq(s);
  431. return;
  432. }
  433. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  434. if (s->blkcnt == 0) {
  435. return;
  436. } else {
  437. s->blkcnt--;
  438. }
  439. }
  440. sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
  441. /* Next data can be written through BUFFER DATORT register */
  442. s->prnsts |= SDHC_SPACE_AVAILABLE;
  443. /* Finish transfer if that was the last block of data */
  444. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  445. ((s->trnmod & SDHC_TRNS_MULTI) &&
  446. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
  447. sdhci_end_transfer(s);
  448. } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  449. s->norintsts |= SDHC_NIS_WBUFRDY;
  450. }
  451. /* Generate Block Gap Event if requested and if not the last block */
  452. if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
  453. s->blkcnt > 0) {
  454. s->prnsts &= ~SDHC_DOING_WRITE;
  455. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  456. s->norintsts |= SDHC_EIS_BLKGAP;
  457. }
  458. sdhci_end_transfer(s);
  459. }
  460. sdhci_update_irq(s);
  461. }
  462. /* Write @size bytes of @value data to host controller @s Buffer Data Port
  463. * register */
  464. static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
  465. {
  466. unsigned i;
  467. /* Check that there is free space left in a buffer */
  468. if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
  469. trace_sdhci_error("Can't write to data buffer: buffer full");
  470. return;
  471. }
  472. for (i = 0; i < size; i++) {
  473. s->fifo_buffer[s->data_count] = value & 0xFF;
  474. s->data_count++;
  475. value >>= 8;
  476. if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
  477. trace_sdhci_write_dataport(s->data_count);
  478. s->data_count = 0;
  479. s->prnsts &= ~SDHC_SPACE_AVAILABLE;
  480. if (s->prnsts & SDHC_DOING_WRITE) {
  481. sdhci_write_block_to_card(s);
  482. }
  483. }
  484. }
  485. }
  486. /*
  487. * Single DMA data transfer
  488. */
  489. /* Multi block SDMA transfer */
  490. static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
  491. {
  492. bool page_aligned = false;
  493. unsigned int begin;
  494. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  495. uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
  496. uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
  497. if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
  498. qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
  499. return;
  500. }
  501. /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
  502. * possible stop at page boundary if initial address is not page aligned,
  503. * allow them to work properly */
  504. if ((s->sdmasysad % boundary_chk) == 0) {
  505. page_aligned = true;
  506. }
  507. s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
  508. if (s->trnmod & SDHC_TRNS_READ) {
  509. s->prnsts |= SDHC_DOING_READ;
  510. while (s->blkcnt) {
  511. if (s->data_count == 0) {
  512. sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
  513. }
  514. begin = s->data_count;
  515. if (((boundary_count + begin) < block_size) && page_aligned) {
  516. s->data_count = boundary_count + begin;
  517. boundary_count = 0;
  518. } else {
  519. s->data_count = block_size;
  520. boundary_count -= block_size - begin;
  521. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  522. s->blkcnt--;
  523. }
  524. }
  525. dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
  526. s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
  527. s->sdmasysad += s->data_count - begin;
  528. if (s->data_count == block_size) {
  529. s->data_count = 0;
  530. }
  531. if (page_aligned && boundary_count == 0) {
  532. break;
  533. }
  534. }
  535. } else {
  536. s->prnsts |= SDHC_DOING_WRITE;
  537. while (s->blkcnt) {
  538. begin = s->data_count;
  539. if (((boundary_count + begin) < block_size) && page_aligned) {
  540. s->data_count = boundary_count + begin;
  541. boundary_count = 0;
  542. } else {
  543. s->data_count = block_size;
  544. boundary_count -= block_size - begin;
  545. }
  546. dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
  547. s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
  548. s->sdmasysad += s->data_count - begin;
  549. if (s->data_count == block_size) {
  550. sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
  551. s->data_count = 0;
  552. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  553. s->blkcnt--;
  554. }
  555. }
  556. if (page_aligned && boundary_count == 0) {
  557. break;
  558. }
  559. }
  560. }
  561. if (s->blkcnt == 0) {
  562. sdhci_end_transfer(s);
  563. } else {
  564. if (s->norintstsen & SDHC_NISEN_DMA) {
  565. s->norintsts |= SDHC_NIS_DMA;
  566. }
  567. sdhci_update_irq(s);
  568. }
  569. }
  570. /* single block SDMA transfer */
  571. static void sdhci_sdma_transfer_single_block(SDHCIState *s)
  572. {
  573. uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
  574. if (s->trnmod & SDHC_TRNS_READ) {
  575. sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
  576. dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
  577. MEMTXATTRS_UNSPECIFIED);
  578. } else {
  579. dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
  580. MEMTXATTRS_UNSPECIFIED);
  581. sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
  582. }
  583. s->blkcnt--;
  584. sdhci_end_transfer(s);
  585. }
  586. typedef struct ADMADescr {
  587. hwaddr addr;
  588. uint16_t length;
  589. uint8_t attr;
  590. uint8_t incr;
  591. } ADMADescr;
  592. static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
  593. {
  594. uint32_t adma1 = 0;
  595. uint64_t adma2 = 0;
  596. hwaddr entry_addr = (hwaddr)s->admasysaddr;
  597. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  598. case SDHC_CTRL_ADMA2_32:
  599. dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2),
  600. MEMTXATTRS_UNSPECIFIED);
  601. adma2 = le64_to_cpu(adma2);
  602. /* The spec does not specify endianness of descriptor table.
  603. * We currently assume that it is LE.
  604. */
  605. dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
  606. dscr->length = (uint16_t)extract64(adma2, 16, 16);
  607. dscr->attr = (uint8_t)extract64(adma2, 0, 7);
  608. dscr->incr = 8;
  609. break;
  610. case SDHC_CTRL_ADMA1_32:
  611. dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1),
  612. MEMTXATTRS_UNSPECIFIED);
  613. adma1 = le32_to_cpu(adma1);
  614. dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
  615. dscr->attr = (uint8_t)extract32(adma1, 0, 7);
  616. dscr->incr = 4;
  617. if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
  618. dscr->length = (uint16_t)extract32(adma1, 12, 16);
  619. } else {
  620. dscr->length = 4 * KiB;
  621. }
  622. break;
  623. case SDHC_CTRL_ADMA2_64:
  624. dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1,
  625. MEMTXATTRS_UNSPECIFIED);
  626. dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2,
  627. MEMTXATTRS_UNSPECIFIED);
  628. dscr->length = le16_to_cpu(dscr->length);
  629. dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8,
  630. MEMTXATTRS_UNSPECIFIED);
  631. dscr->addr = le64_to_cpu(dscr->addr);
  632. dscr->attr &= (uint8_t) ~0xC0;
  633. dscr->incr = 12;
  634. break;
  635. }
  636. }
  637. /* Advanced DMA data transfer */
  638. static void sdhci_do_adma(SDHCIState *s)
  639. {
  640. unsigned int begin, length;
  641. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  642. const MemTxAttrs attrs = { .memory = true };
  643. ADMADescr dscr = {};
  644. MemTxResult res;
  645. int i;
  646. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) {
  647. /* Stop Multiple Transfer */
  648. sdhci_end_transfer(s);
  649. return;
  650. }
  651. for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
  652. s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
  653. get_adma_description(s, &dscr);
  654. trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
  655. if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
  656. /* Indicate that error occurred in ST_FDS state */
  657. s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
  658. s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
  659. /* Generate ADMA error interrupt */
  660. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  661. s->errintsts |= SDHC_EIS_ADMAERR;
  662. s->norintsts |= SDHC_NIS_ERR;
  663. }
  664. sdhci_update_irq(s);
  665. return;
  666. }
  667. length = dscr.length ? dscr.length : 64 * KiB;
  668. switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
  669. case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
  670. s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
  671. if (s->trnmod & SDHC_TRNS_READ) {
  672. s->prnsts |= SDHC_DOING_READ;
  673. while (length) {
  674. if (s->data_count == 0) {
  675. sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
  676. }
  677. begin = s->data_count;
  678. if ((length + begin) < block_size) {
  679. s->data_count = length + begin;
  680. length = 0;
  681. } else {
  682. s->data_count = block_size;
  683. length -= block_size - begin;
  684. }
  685. res = dma_memory_write(s->dma_as, dscr.addr,
  686. &s->fifo_buffer[begin],
  687. s->data_count - begin,
  688. attrs);
  689. if (res != MEMTX_OK) {
  690. break;
  691. }
  692. dscr.addr += s->data_count - begin;
  693. if (s->data_count == block_size) {
  694. s->data_count = 0;
  695. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  696. s->blkcnt--;
  697. if (s->blkcnt == 0) {
  698. break;
  699. }
  700. }
  701. }
  702. }
  703. } else {
  704. s->prnsts |= SDHC_DOING_WRITE;
  705. while (length) {
  706. begin = s->data_count;
  707. if ((length + begin) < block_size) {
  708. s->data_count = length + begin;
  709. length = 0;
  710. } else {
  711. s->data_count = block_size;
  712. length -= block_size - begin;
  713. }
  714. res = dma_memory_read(s->dma_as, dscr.addr,
  715. &s->fifo_buffer[begin],
  716. s->data_count - begin,
  717. attrs);
  718. if (res != MEMTX_OK) {
  719. break;
  720. }
  721. dscr.addr += s->data_count - begin;
  722. if (s->data_count == block_size) {
  723. sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
  724. s->data_count = 0;
  725. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  726. s->blkcnt--;
  727. if (s->blkcnt == 0) {
  728. break;
  729. }
  730. }
  731. }
  732. }
  733. }
  734. if (res != MEMTX_OK) {
  735. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  736. trace_sdhci_error("Set ADMA error flag");
  737. s->errintsts |= SDHC_EIS_ADMAERR;
  738. s->norintsts |= SDHC_NIS_ERR;
  739. }
  740. sdhci_update_irq(s);
  741. } else {
  742. s->admasysaddr += dscr.incr;
  743. }
  744. break;
  745. case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
  746. s->admasysaddr = dscr.addr;
  747. trace_sdhci_adma("link", s->admasysaddr);
  748. break;
  749. default:
  750. s->admasysaddr += dscr.incr;
  751. break;
  752. }
  753. if (dscr.attr & SDHC_ADMA_ATTR_INT) {
  754. trace_sdhci_adma("interrupt", s->admasysaddr);
  755. if (s->norintstsen & SDHC_NISEN_DMA) {
  756. s->norintsts |= SDHC_NIS_DMA;
  757. }
  758. if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) {
  759. /* IRQ delivered, reschedule current transfer */
  760. break;
  761. }
  762. }
  763. /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
  764. if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  765. (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
  766. trace_sdhci_adma_transfer_completed();
  767. if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
  768. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  769. s->blkcnt != 0)) {
  770. trace_sdhci_error("SD/MMC host ADMA length mismatch");
  771. s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
  772. SDHC_ADMAERR_STATE_ST_TFR;
  773. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  774. trace_sdhci_error("Set ADMA error flag");
  775. s->errintsts |= SDHC_EIS_ADMAERR;
  776. s->norintsts |= SDHC_NIS_ERR;
  777. }
  778. sdhci_update_irq(s);
  779. }
  780. sdhci_end_transfer(s);
  781. return;
  782. }
  783. }
  784. /* we have unfinished business - reschedule to continue ADMA */
  785. timer_mod(s->transfer_timer,
  786. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
  787. }
  788. /* Perform data transfer according to controller configuration */
  789. static void sdhci_data_transfer(void *opaque)
  790. {
  791. SDHCIState *s = (SDHCIState *)opaque;
  792. if (s->trnmod & SDHC_TRNS_DMA) {
  793. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  794. case SDHC_CTRL_SDMA:
  795. if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
  796. sdhci_sdma_transfer_single_block(s);
  797. } else {
  798. sdhci_sdma_transfer_multi_blocks(s);
  799. }
  800. break;
  801. case SDHC_CTRL_ADMA1_32:
  802. if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
  803. trace_sdhci_error("ADMA1 not supported");
  804. break;
  805. }
  806. sdhci_do_adma(s);
  807. break;
  808. case SDHC_CTRL_ADMA2_32:
  809. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
  810. trace_sdhci_error("ADMA2 not supported");
  811. break;
  812. }
  813. sdhci_do_adma(s);
  814. break;
  815. case SDHC_CTRL_ADMA2_64:
  816. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
  817. !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
  818. trace_sdhci_error("64 bit ADMA not supported");
  819. break;
  820. }
  821. sdhci_do_adma(s);
  822. break;
  823. default:
  824. trace_sdhci_error("Unsupported DMA type");
  825. break;
  826. }
  827. } else {
  828. if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
  829. s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
  830. SDHC_DAT_LINE_ACTIVE;
  831. sdhci_read_block_from_card(s);
  832. } else {
  833. s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
  834. SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
  835. sdhci_write_block_to_card(s);
  836. }
  837. }
  838. }
  839. static bool sdhci_can_issue_command(SDHCIState *s)
  840. {
  841. if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
  842. (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
  843. ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
  844. ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
  845. !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
  846. return false;
  847. }
  848. return true;
  849. }
  850. /* The Buffer Data Port register must be accessed in sequential and
  851. * continuous manner */
  852. static inline bool
  853. sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
  854. {
  855. if ((s->data_count & 0x3) != byte_num) {
  856. trace_sdhci_error("Non-sequential access to Buffer Data Port register"
  857. "is prohibited\n");
  858. return false;
  859. }
  860. return true;
  861. }
  862. static void sdhci_resume_pending_transfer(SDHCIState *s)
  863. {
  864. timer_del(s->transfer_timer);
  865. sdhci_data_transfer(s);
  866. }
  867. static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
  868. {
  869. SDHCIState *s = (SDHCIState *)opaque;
  870. uint32_t ret = 0;
  871. if (timer_pending(s->transfer_timer)) {
  872. sdhci_resume_pending_transfer(s);
  873. }
  874. switch (offset & ~0x3) {
  875. case SDHC_SYSAD:
  876. ret = s->sdmasysad;
  877. break;
  878. case SDHC_BLKSIZE:
  879. ret = s->blksize | (s->blkcnt << 16);
  880. break;
  881. case SDHC_ARGUMENT:
  882. ret = s->argument;
  883. break;
  884. case SDHC_TRNMOD:
  885. ret = s->trnmod | (s->cmdreg << 16);
  886. break;
  887. case SDHC_RSPREG0 ... SDHC_RSPREG3:
  888. ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
  889. break;
  890. case SDHC_BDATA:
  891. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  892. ret = sdhci_read_dataport(s, size);
  893. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  894. return ret;
  895. }
  896. break;
  897. case SDHC_PRNSTS:
  898. ret = s->prnsts;
  899. ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
  900. sdbus_get_dat_lines(&s->sdbus));
  901. ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
  902. sdbus_get_cmd_line(&s->sdbus));
  903. break;
  904. case SDHC_HOSTCTL:
  905. ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
  906. (s->wakcon << 24);
  907. break;
  908. case SDHC_CLKCON:
  909. ret = s->clkcon | (s->timeoutcon << 16);
  910. break;
  911. case SDHC_NORINTSTS:
  912. ret = s->norintsts | (s->errintsts << 16);
  913. break;
  914. case SDHC_NORINTSTSEN:
  915. ret = s->norintstsen | (s->errintstsen << 16);
  916. break;
  917. case SDHC_NORINTSIGEN:
  918. ret = s->norintsigen | (s->errintsigen << 16);
  919. break;
  920. case SDHC_ACMD12ERRSTS:
  921. ret = s->acmd12errsts | (s->hostctl2 << 16);
  922. break;
  923. case SDHC_CAPAB:
  924. ret = (uint32_t)s->capareg;
  925. break;
  926. case SDHC_CAPAB + 4:
  927. ret = (uint32_t)(s->capareg >> 32);
  928. break;
  929. case SDHC_MAXCURR:
  930. ret = (uint32_t)s->maxcurr;
  931. break;
  932. case SDHC_MAXCURR + 4:
  933. ret = (uint32_t)(s->maxcurr >> 32);
  934. break;
  935. case SDHC_ADMAERR:
  936. ret = s->admaerr;
  937. break;
  938. case SDHC_ADMASYSADDR:
  939. ret = (uint32_t)s->admasysaddr;
  940. break;
  941. case SDHC_ADMASYSADDR + 4:
  942. ret = (uint32_t)(s->admasysaddr >> 32);
  943. break;
  944. case SDHC_SLOT_INT_STATUS:
  945. ret = (s->version << 16) | sdhci_slotint(s);
  946. break;
  947. default:
  948. qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
  949. "not implemented\n", size, offset);
  950. break;
  951. }
  952. ret >>= (offset & 0x3) * 8;
  953. ret &= (1ULL << (size * 8)) - 1;
  954. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  955. return ret;
  956. }
  957. static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
  958. {
  959. if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
  960. return;
  961. }
  962. s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
  963. if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
  964. (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
  965. if (s->stopped_state == sdhc_gap_read) {
  966. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
  967. sdhci_read_block_from_card(s);
  968. } else {
  969. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
  970. sdhci_write_block_to_card(s);
  971. }
  972. s->stopped_state = sdhc_not_stopped;
  973. } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
  974. if (s->prnsts & SDHC_DOING_READ) {
  975. s->stopped_state = sdhc_gap_read;
  976. } else if (s->prnsts & SDHC_DOING_WRITE) {
  977. s->stopped_state = sdhc_gap_write;
  978. }
  979. }
  980. }
  981. static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
  982. {
  983. switch (value) {
  984. case SDHC_RESET_ALL:
  985. sdhci_reset(s);
  986. break;
  987. case SDHC_RESET_CMD:
  988. s->prnsts &= ~SDHC_CMD_INHIBIT;
  989. s->norintsts &= ~SDHC_NIS_CMDCMP;
  990. break;
  991. case SDHC_RESET_DATA:
  992. s->data_count = 0;
  993. s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
  994. SDHC_DOING_READ | SDHC_DOING_WRITE |
  995. SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
  996. s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
  997. s->stopped_state = sdhc_not_stopped;
  998. s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
  999. SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
  1000. break;
  1001. }
  1002. }
  1003. static void
  1004. sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  1005. {
  1006. SDHCIState *s = (SDHCIState *)opaque;
  1007. unsigned shift = 8 * (offset & 0x3);
  1008. uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
  1009. uint32_t value = val;
  1010. value <<= shift;
  1011. if (timer_pending(s->transfer_timer)) {
  1012. sdhci_resume_pending_transfer(s);
  1013. }
  1014. switch (offset & ~0x3) {
  1015. case SDHC_SYSAD:
  1016. if (!TRANSFERRING_DATA(s->prnsts)) {
  1017. s->sdmasysad = (s->sdmasysad & mask) | value;
  1018. MASKED_WRITE(s->sdmasysad, mask, value);
  1019. /* Writing to last byte of sdmasysad might trigger transfer */
  1020. if (!(mask & 0xFF000000) && s->blkcnt && s->blksize &&
  1021. SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
  1022. if (s->trnmod & SDHC_TRNS_MULTI) {
  1023. sdhci_sdma_transfer_multi_blocks(s);
  1024. } else {
  1025. sdhci_sdma_transfer_single_block(s);
  1026. }
  1027. }
  1028. }
  1029. break;
  1030. case SDHC_BLKSIZE:
  1031. if (!TRANSFERRING_DATA(s->prnsts)) {
  1032. uint16_t blksize = s->blksize;
  1033. MASKED_WRITE(s->blksize, mask, extract32(value, 0, 12));
  1034. MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
  1035. /* Limit block size to the maximum buffer size */
  1036. if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
  1037. qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
  1038. "the maximum buffer 0x%x\n", __func__, s->blksize,
  1039. s->buf_maxsz);
  1040. s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
  1041. }
  1042. /*
  1043. * If the block size is programmed to a different value from
  1044. * the previous one, reset the data pointer of s->fifo_buffer[]
  1045. * so that s->fifo_buffer[] can be filled in using the new block
  1046. * size in the next transfer.
  1047. */
  1048. if (blksize != s->blksize) {
  1049. s->data_count = 0;
  1050. }
  1051. }
  1052. break;
  1053. case SDHC_ARGUMENT:
  1054. MASKED_WRITE(s->argument, mask, value);
  1055. break;
  1056. case SDHC_TRNMOD:
  1057. /* DMA can be enabled only if it is supported as indicated by
  1058. * capabilities register */
  1059. if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
  1060. value &= ~SDHC_TRNS_DMA;
  1061. }
  1062. MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
  1063. MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
  1064. /* Writing to the upper byte of CMDREG triggers SD command generation */
  1065. if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
  1066. break;
  1067. }
  1068. sdhci_send_command(s);
  1069. break;
  1070. case SDHC_BDATA:
  1071. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  1072. sdhci_write_dataport(s, value >> shift, size);
  1073. }
  1074. break;
  1075. case SDHC_HOSTCTL:
  1076. if (!(mask & 0xFF0000)) {
  1077. sdhci_blkgap_write(s, value >> 16);
  1078. }
  1079. MASKED_WRITE(s->hostctl1, mask, value);
  1080. MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
  1081. MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
  1082. if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
  1083. !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
  1084. s->pwrcon &= ~SDHC_POWER_ON;
  1085. }
  1086. break;
  1087. case SDHC_CLKCON:
  1088. if (!(mask & 0xFF000000)) {
  1089. sdhci_reset_write(s, value >> 24);
  1090. }
  1091. MASKED_WRITE(s->clkcon, mask, value);
  1092. MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
  1093. if (s->clkcon & SDHC_CLOCK_INT_EN) {
  1094. s->clkcon |= SDHC_CLOCK_INT_STABLE;
  1095. } else {
  1096. s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
  1097. }
  1098. break;
  1099. case SDHC_NORINTSTS:
  1100. if (s->norintstsen & SDHC_NISEN_CARDINT) {
  1101. value &= ~SDHC_NIS_CARDINT;
  1102. }
  1103. s->norintsts &= mask | ~value;
  1104. s->errintsts &= (mask >> 16) | ~(value >> 16);
  1105. if (s->errintsts) {
  1106. s->norintsts |= SDHC_NIS_ERR;
  1107. } else {
  1108. s->norintsts &= ~SDHC_NIS_ERR;
  1109. }
  1110. sdhci_update_irq(s);
  1111. break;
  1112. case SDHC_NORINTSTSEN:
  1113. MASKED_WRITE(s->norintstsen, mask, value);
  1114. MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
  1115. s->norintsts &= s->norintstsen;
  1116. s->errintsts &= s->errintstsen;
  1117. if (s->errintsts) {
  1118. s->norintsts |= SDHC_NIS_ERR;
  1119. } else {
  1120. s->norintsts &= ~SDHC_NIS_ERR;
  1121. }
  1122. /* Quirk for Raspberry Pi: pending card insert interrupt
  1123. * appears when first enabled after power on */
  1124. if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
  1125. assert(s->pending_insert_quirk);
  1126. s->norintsts |= SDHC_NIS_INSERT;
  1127. s->pending_insert_state = false;
  1128. }
  1129. sdhci_update_irq(s);
  1130. break;
  1131. case SDHC_NORINTSIGEN:
  1132. MASKED_WRITE(s->norintsigen, mask, value);
  1133. MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
  1134. sdhci_update_irq(s);
  1135. break;
  1136. case SDHC_ADMAERR:
  1137. MASKED_WRITE(s->admaerr, mask, value);
  1138. break;
  1139. case SDHC_ADMASYSADDR:
  1140. s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
  1141. (uint64_t)mask)) | (uint64_t)value;
  1142. break;
  1143. case SDHC_ADMASYSADDR + 4:
  1144. s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
  1145. ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
  1146. break;
  1147. case SDHC_FEAER:
  1148. s->acmd12errsts |= value;
  1149. s->errintsts |= (value >> 16) & s->errintstsen;
  1150. if (s->acmd12errsts) {
  1151. s->errintsts |= SDHC_EIS_CMD12ERR;
  1152. }
  1153. if (s->errintsts) {
  1154. s->norintsts |= SDHC_NIS_ERR;
  1155. }
  1156. sdhci_update_irq(s);
  1157. break;
  1158. case SDHC_ACMD12ERRSTS:
  1159. MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
  1160. if (s->uhs_mode >= UHS_I) {
  1161. MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
  1162. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
  1163. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
  1164. } else {
  1165. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
  1166. }
  1167. }
  1168. break;
  1169. case SDHC_CAPAB:
  1170. case SDHC_CAPAB + 4:
  1171. case SDHC_MAXCURR:
  1172. case SDHC_MAXCURR + 4:
  1173. qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
  1174. " <- 0x%08x read-only\n", size, offset, value >> shift);
  1175. break;
  1176. default:
  1177. qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
  1178. "not implemented\n", size, offset, value >> shift);
  1179. break;
  1180. }
  1181. trace_sdhci_access("wr", size << 3, offset, "<-",
  1182. value >> shift, value >> shift);
  1183. }
  1184. static const MemoryRegionOps sdhci_mmio_le_ops = {
  1185. .read = sdhci_read,
  1186. .write = sdhci_write,
  1187. .valid = {
  1188. .min_access_size = 1,
  1189. .max_access_size = 4,
  1190. .unaligned = false
  1191. },
  1192. .endianness = DEVICE_LITTLE_ENDIAN,
  1193. };
  1194. static const MemoryRegionOps sdhci_mmio_be_ops = {
  1195. .read = sdhci_read,
  1196. .write = sdhci_write,
  1197. .impl = {
  1198. .min_access_size = 4,
  1199. .max_access_size = 4,
  1200. },
  1201. .valid = {
  1202. .min_access_size = 1,
  1203. .max_access_size = 4,
  1204. .unaligned = false
  1205. },
  1206. .endianness = DEVICE_BIG_ENDIAN,
  1207. };
  1208. static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
  1209. {
  1210. ERRP_GUARD();
  1211. switch (s->sd_spec_version) {
  1212. case 2 ... 3:
  1213. break;
  1214. default:
  1215. error_setg(errp, "Only Spec v2/v3 are supported");
  1216. return;
  1217. }
  1218. s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
  1219. sdhci_check_capareg(s, errp);
  1220. if (*errp) {
  1221. return;
  1222. }
  1223. }
  1224. /* --- qdev common --- */
  1225. void sdhci_initfn(SDHCIState *s)
  1226. {
  1227. qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
  1228. s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
  1229. s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
  1230. }
  1231. void sdhci_uninitfn(SDHCIState *s)
  1232. {
  1233. timer_free(s->insert_timer);
  1234. timer_free(s->transfer_timer);
  1235. g_free(s->fifo_buffer);
  1236. s->fifo_buffer = NULL;
  1237. }
  1238. void sdhci_common_realize(SDHCIState *s, Error **errp)
  1239. {
  1240. ERRP_GUARD();
  1241. switch (s->endianness) {
  1242. case DEVICE_LITTLE_ENDIAN:
  1243. s->io_ops = &sdhci_mmio_le_ops;
  1244. break;
  1245. case DEVICE_BIG_ENDIAN:
  1246. s->io_ops = &sdhci_mmio_be_ops;
  1247. break;
  1248. default:
  1249. error_setg(errp, "Incorrect endianness");
  1250. return;
  1251. }
  1252. sdhci_init_readonly_registers(s, errp);
  1253. if (*errp) {
  1254. return;
  1255. }
  1256. s->buf_maxsz = sdhci_get_fifolen(s);
  1257. s->fifo_buffer = g_malloc0(s->buf_maxsz);
  1258. memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
  1259. SDHC_REGISTERS_MAP_SIZE);
  1260. }
  1261. void sdhci_common_unrealize(SDHCIState *s)
  1262. {
  1263. /* This function is expected to be called only once for each class:
  1264. * - SysBus: via DeviceClass->unrealize(),
  1265. * - PCI: via PCIDeviceClass->exit().
  1266. * However to avoid double-free and/or use-after-free we still nullify
  1267. * this variable (better safe than sorry!). */
  1268. g_free(s->fifo_buffer);
  1269. s->fifo_buffer = NULL;
  1270. }
  1271. static bool sdhci_pending_insert_vmstate_needed(void *opaque)
  1272. {
  1273. SDHCIState *s = opaque;
  1274. return s->pending_insert_state;
  1275. }
  1276. static const VMStateDescription sdhci_pending_insert_vmstate = {
  1277. .name = "sdhci/pending-insert",
  1278. .version_id = 1,
  1279. .minimum_version_id = 1,
  1280. .needed = sdhci_pending_insert_vmstate_needed,
  1281. .fields = (VMStateField[]) {
  1282. VMSTATE_BOOL(pending_insert_state, SDHCIState),
  1283. VMSTATE_END_OF_LIST()
  1284. },
  1285. };
  1286. const VMStateDescription sdhci_vmstate = {
  1287. .name = "sdhci",
  1288. .version_id = 1,
  1289. .minimum_version_id = 1,
  1290. .fields = (VMStateField[]) {
  1291. VMSTATE_UINT32(sdmasysad, SDHCIState),
  1292. VMSTATE_UINT16(blksize, SDHCIState),
  1293. VMSTATE_UINT16(blkcnt, SDHCIState),
  1294. VMSTATE_UINT32(argument, SDHCIState),
  1295. VMSTATE_UINT16(trnmod, SDHCIState),
  1296. VMSTATE_UINT16(cmdreg, SDHCIState),
  1297. VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
  1298. VMSTATE_UINT32(prnsts, SDHCIState),
  1299. VMSTATE_UINT8(hostctl1, SDHCIState),
  1300. VMSTATE_UINT8(pwrcon, SDHCIState),
  1301. VMSTATE_UINT8(blkgap, SDHCIState),
  1302. VMSTATE_UINT8(wakcon, SDHCIState),
  1303. VMSTATE_UINT16(clkcon, SDHCIState),
  1304. VMSTATE_UINT8(timeoutcon, SDHCIState),
  1305. VMSTATE_UINT8(admaerr, SDHCIState),
  1306. VMSTATE_UINT16(norintsts, SDHCIState),
  1307. VMSTATE_UINT16(errintsts, SDHCIState),
  1308. VMSTATE_UINT16(norintstsen, SDHCIState),
  1309. VMSTATE_UINT16(errintstsen, SDHCIState),
  1310. VMSTATE_UINT16(norintsigen, SDHCIState),
  1311. VMSTATE_UINT16(errintsigen, SDHCIState),
  1312. VMSTATE_UINT16(acmd12errsts, SDHCIState),
  1313. VMSTATE_UINT16(data_count, SDHCIState),
  1314. VMSTATE_UINT64(admasysaddr, SDHCIState),
  1315. VMSTATE_UINT8(stopped_state, SDHCIState),
  1316. VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
  1317. VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
  1318. VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
  1319. VMSTATE_END_OF_LIST()
  1320. },
  1321. .subsections = (const VMStateDescription*[]) {
  1322. &sdhci_pending_insert_vmstate,
  1323. NULL
  1324. },
  1325. };
  1326. void sdhci_common_class_init(ObjectClass *klass, void *data)
  1327. {
  1328. DeviceClass *dc = DEVICE_CLASS(klass);
  1329. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  1330. dc->vmsd = &sdhci_vmstate;
  1331. dc->reset = sdhci_poweron_reset;
  1332. }
  1333. /* --- qdev SysBus --- */
  1334. static Property sdhci_sysbus_properties[] = {
  1335. DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
  1336. DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
  1337. false),
  1338. DEFINE_PROP_LINK("dma", SDHCIState,
  1339. dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
  1340. DEFINE_PROP_END_OF_LIST(),
  1341. };
  1342. static void sdhci_sysbus_init(Object *obj)
  1343. {
  1344. SDHCIState *s = SYSBUS_SDHCI(obj);
  1345. sdhci_initfn(s);
  1346. }
  1347. static void sdhci_sysbus_finalize(Object *obj)
  1348. {
  1349. SDHCIState *s = SYSBUS_SDHCI(obj);
  1350. if (s->dma_mr) {
  1351. object_unparent(OBJECT(s->dma_mr));
  1352. }
  1353. sdhci_uninitfn(s);
  1354. }
  1355. static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
  1356. {
  1357. ERRP_GUARD();
  1358. SDHCIState *s = SYSBUS_SDHCI(dev);
  1359. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1360. sdhci_common_realize(s, errp);
  1361. if (*errp) {
  1362. return;
  1363. }
  1364. if (s->dma_mr) {
  1365. s->dma_as = &s->sysbus_dma_as;
  1366. address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
  1367. } else {
  1368. /* use system_memory() if property "dma" not set */
  1369. s->dma_as = &address_space_memory;
  1370. }
  1371. sysbus_init_irq(sbd, &s->irq);
  1372. sysbus_init_mmio(sbd, &s->iomem);
  1373. }
  1374. static void sdhci_sysbus_unrealize(DeviceState *dev)
  1375. {
  1376. SDHCIState *s = SYSBUS_SDHCI(dev);
  1377. sdhci_common_unrealize(s);
  1378. if (s->dma_mr) {
  1379. address_space_destroy(s->dma_as);
  1380. }
  1381. }
  1382. static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
  1383. {
  1384. DeviceClass *dc = DEVICE_CLASS(klass);
  1385. device_class_set_props(dc, sdhci_sysbus_properties);
  1386. dc->realize = sdhci_sysbus_realize;
  1387. dc->unrealize = sdhci_sysbus_unrealize;
  1388. sdhci_common_class_init(klass, data);
  1389. }
  1390. static const TypeInfo sdhci_sysbus_info = {
  1391. .name = TYPE_SYSBUS_SDHCI,
  1392. .parent = TYPE_SYS_BUS_DEVICE,
  1393. .instance_size = sizeof(SDHCIState),
  1394. .instance_init = sdhci_sysbus_init,
  1395. .instance_finalize = sdhci_sysbus_finalize,
  1396. .class_init = sdhci_sysbus_class_init,
  1397. };
  1398. /* --- qdev bus master --- */
  1399. static void sdhci_bus_class_init(ObjectClass *klass, void *data)
  1400. {
  1401. SDBusClass *sbc = SD_BUS_CLASS(klass);
  1402. sbc->set_inserted = sdhci_set_inserted;
  1403. sbc->set_readonly = sdhci_set_readonly;
  1404. }
  1405. static const TypeInfo sdhci_bus_info = {
  1406. .name = TYPE_SDHCI_BUS,
  1407. .parent = TYPE_SD_BUS,
  1408. .instance_size = sizeof(SDBus),
  1409. .class_init = sdhci_bus_class_init,
  1410. };
  1411. /* --- qdev i.MX eSDHC --- */
  1412. #define USDHC_MIX_CTRL 0x48
  1413. #define USDHC_VENDOR_SPEC 0xc0
  1414. #define USDHC_IMX_FRC_SDCLK_ON (1 << 8)
  1415. #define USDHC_DLL_CTRL 0x60
  1416. #define USDHC_TUNING_CTRL 0xcc
  1417. #define USDHC_TUNE_CTRL_STATUS 0x68
  1418. #define USDHC_WTMK_LVL 0x44
  1419. /* Undocumented register used by guests working around erratum ERR004536 */
  1420. #define USDHC_UNDOCUMENTED_REG27 0x6c
  1421. #define USDHC_CTRL_4BITBUS (0x1 << 1)
  1422. #define USDHC_CTRL_8BITBUS (0x2 << 1)
  1423. #define USDHC_PRNSTS_SDSTB (1 << 3)
  1424. static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
  1425. {
  1426. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1427. uint32_t ret;
  1428. uint16_t hostctl1;
  1429. switch (offset) {
  1430. default:
  1431. return sdhci_read(opaque, offset, size);
  1432. case SDHC_HOSTCTL:
  1433. /*
  1434. * For a detailed explanation on the following bit
  1435. * manipulation code see comments in a similar part of
  1436. * usdhc_write()
  1437. */
  1438. hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
  1439. if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
  1440. hostctl1 |= USDHC_CTRL_8BITBUS;
  1441. }
  1442. if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
  1443. hostctl1 |= USDHC_CTRL_4BITBUS;
  1444. }
  1445. ret = hostctl1;
  1446. ret |= (uint32_t)s->blkgap << 16;
  1447. ret |= (uint32_t)s->wakcon << 24;
  1448. break;
  1449. case SDHC_PRNSTS:
  1450. /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
  1451. ret = sdhci_read(opaque, offset, size) & ~USDHC_PRNSTS_SDSTB;
  1452. if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
  1453. ret |= USDHC_PRNSTS_SDSTB;
  1454. }
  1455. break;
  1456. case USDHC_VENDOR_SPEC:
  1457. ret = s->vendor_spec;
  1458. break;
  1459. case USDHC_DLL_CTRL:
  1460. case USDHC_TUNE_CTRL_STATUS:
  1461. case USDHC_UNDOCUMENTED_REG27:
  1462. case USDHC_TUNING_CTRL:
  1463. case USDHC_MIX_CTRL:
  1464. case USDHC_WTMK_LVL:
  1465. ret = 0;
  1466. break;
  1467. }
  1468. return ret;
  1469. }
  1470. static void
  1471. usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  1472. {
  1473. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1474. uint8_t hostctl1;
  1475. uint32_t value = (uint32_t)val;
  1476. switch (offset) {
  1477. case USDHC_DLL_CTRL:
  1478. case USDHC_TUNE_CTRL_STATUS:
  1479. case USDHC_UNDOCUMENTED_REG27:
  1480. case USDHC_TUNING_CTRL:
  1481. case USDHC_WTMK_LVL:
  1482. break;
  1483. case USDHC_VENDOR_SPEC:
  1484. s->vendor_spec = value;
  1485. switch (s->vendor) {
  1486. case SDHCI_VENDOR_IMX:
  1487. if (value & USDHC_IMX_FRC_SDCLK_ON) {
  1488. s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
  1489. } else {
  1490. s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
  1491. }
  1492. break;
  1493. default:
  1494. break;
  1495. }
  1496. break;
  1497. case SDHC_HOSTCTL:
  1498. /*
  1499. * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
  1500. *
  1501. * 7 6 5 4 3 2 1 0
  1502. * |-----------+--------+--------+-----------+----------+---------|
  1503. * | Card | Card | Endian | DATA3 | Data | Led |
  1504. * | Detect | Detect | Mode | as Card | Transfer | Control |
  1505. * | Signal | Test | | Detection | Width | |
  1506. * | Selection | Level | | Pin | | |
  1507. * |-----------+--------+--------+-----------+----------+---------|
  1508. *
  1509. * and 0x29
  1510. *
  1511. * 15 10 9 8
  1512. * |----------+------|
  1513. * | Reserved | DMA |
  1514. * | | Sel. |
  1515. * | | |
  1516. * |----------+------|
  1517. *
  1518. * and here's what SDCHI spec expects those offsets to be:
  1519. *
  1520. * 0x28 (Host Control Register)
  1521. *
  1522. * 7 6 5 4 3 2 1 0
  1523. * |--------+--------+----------+------+--------+----------+---------|
  1524. * | Card | Card | Extended | DMA | High | Data | LED |
  1525. * | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
  1526. * | Signal | Test | Transfer | | Enable | Width | |
  1527. * | Sel. | Level | Width | | | | |
  1528. * |--------+--------+----------+------+--------+----------+---------|
  1529. *
  1530. * and 0x29 (Power Control Register)
  1531. *
  1532. * |----------------------------------|
  1533. * | Power Control Register |
  1534. * | |
  1535. * | Description omitted, |
  1536. * | since it has no analog in ESDHCI |
  1537. * | |
  1538. * |----------------------------------|
  1539. *
  1540. * Since offsets 0x2A and 0x2B should be compatible between
  1541. * both IP specs we only need to reconcile least 16-bit of the
  1542. * word we've been given.
  1543. */
  1544. /*
  1545. * First, save bits 7 6 and 0 since they are identical
  1546. */
  1547. hostctl1 = value & (SDHC_CTRL_LED |
  1548. SDHC_CTRL_CDTEST_INS |
  1549. SDHC_CTRL_CDTEST_EN);
  1550. /*
  1551. * Second, split "Data Transfer Width" from bits 2 and 1 in to
  1552. * bits 5 and 1
  1553. */
  1554. if (value & USDHC_CTRL_8BITBUS) {
  1555. hostctl1 |= SDHC_CTRL_8BITBUS;
  1556. }
  1557. if (value & USDHC_CTRL_4BITBUS) {
  1558. hostctl1 |= USDHC_CTRL_4BITBUS;
  1559. }
  1560. /*
  1561. * Third, move DMA select from bits 9 and 8 to bits 4 and 3
  1562. */
  1563. hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
  1564. /*
  1565. * Now place the corrected value into low 16-bit of the value
  1566. * we are going to give standard SDHCI write function
  1567. *
  1568. * NOTE: This transformation should be the inverse of what can
  1569. * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
  1570. * kernel
  1571. */
  1572. value &= ~UINT16_MAX;
  1573. value |= hostctl1;
  1574. value |= (uint16_t)s->pwrcon << 8;
  1575. sdhci_write(opaque, offset, value, size);
  1576. break;
  1577. case USDHC_MIX_CTRL:
  1578. /*
  1579. * So, when SD/MMC stack in Linux tries to write to "Transfer
  1580. * Mode Register", ESDHC i.MX quirk code will translate it
  1581. * into a write to ESDHC_MIX_CTRL, so we do the opposite in
  1582. * order to get where we started
  1583. *
  1584. * Note that Auto CMD23 Enable bit is located in a wrong place
  1585. * on i.MX, but since it is not used by QEMU we do not care.
  1586. *
  1587. * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
  1588. * here becuase it will result in a call to
  1589. * sdhci_send_command(s) which we don't want.
  1590. *
  1591. */
  1592. s->trnmod = value & UINT16_MAX;
  1593. break;
  1594. case SDHC_TRNMOD:
  1595. /*
  1596. * Similar to above, but this time a write to "Command
  1597. * Register" will be translated into a 4-byte write to
  1598. * "Transfer Mode register" where lower 16-bit of value would
  1599. * be set to zero. So what we do is fill those bits with
  1600. * cached value from s->trnmod and let the SDHCI
  1601. * infrastructure handle the rest
  1602. */
  1603. sdhci_write(opaque, offset, val | s->trnmod, size);
  1604. break;
  1605. case SDHC_BLKSIZE:
  1606. /*
  1607. * ESDHCI does not implement "Host SDMA Buffer Boundary", and
  1608. * Linux driver will try to zero this field out which will
  1609. * break the rest of SDHCI emulation.
  1610. *
  1611. * Linux defaults to maximum possible setting (512K boundary)
  1612. * and it seems to be the only option that i.MX IP implements,
  1613. * so we artificially set it to that value.
  1614. */
  1615. val |= 0x7 << 12;
  1616. /* FALLTHROUGH */
  1617. default:
  1618. sdhci_write(opaque, offset, val, size);
  1619. break;
  1620. }
  1621. }
  1622. static const MemoryRegionOps usdhc_mmio_ops = {
  1623. .read = usdhc_read,
  1624. .write = usdhc_write,
  1625. .valid = {
  1626. .min_access_size = 1,
  1627. .max_access_size = 4,
  1628. .unaligned = false
  1629. },
  1630. .endianness = DEVICE_LITTLE_ENDIAN,
  1631. };
  1632. static void imx_usdhc_init(Object *obj)
  1633. {
  1634. SDHCIState *s = SYSBUS_SDHCI(obj);
  1635. s->io_ops = &usdhc_mmio_ops;
  1636. s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
  1637. }
  1638. static const TypeInfo imx_usdhc_info = {
  1639. .name = TYPE_IMX_USDHC,
  1640. .parent = TYPE_SYSBUS_SDHCI,
  1641. .instance_init = imx_usdhc_init,
  1642. };
  1643. /* --- qdev Samsung s3c --- */
  1644. #define S3C_SDHCI_CONTROL2 0x80
  1645. #define S3C_SDHCI_CONTROL3 0x84
  1646. #define S3C_SDHCI_CONTROL4 0x8c
  1647. static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
  1648. {
  1649. uint64_t ret;
  1650. switch (offset) {
  1651. case S3C_SDHCI_CONTROL2:
  1652. case S3C_SDHCI_CONTROL3:
  1653. case S3C_SDHCI_CONTROL4:
  1654. /* ignore */
  1655. ret = 0;
  1656. break;
  1657. default:
  1658. ret = sdhci_read(opaque, offset, size);
  1659. break;
  1660. }
  1661. return ret;
  1662. }
  1663. static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
  1664. unsigned size)
  1665. {
  1666. switch (offset) {
  1667. case S3C_SDHCI_CONTROL2:
  1668. case S3C_SDHCI_CONTROL3:
  1669. case S3C_SDHCI_CONTROL4:
  1670. /* ignore */
  1671. break;
  1672. default:
  1673. sdhci_write(opaque, offset, val, size);
  1674. break;
  1675. }
  1676. }
  1677. static const MemoryRegionOps sdhci_s3c_mmio_ops = {
  1678. .read = sdhci_s3c_read,
  1679. .write = sdhci_s3c_write,
  1680. .valid = {
  1681. .min_access_size = 1,
  1682. .max_access_size = 4,
  1683. .unaligned = false
  1684. },
  1685. .endianness = DEVICE_LITTLE_ENDIAN,
  1686. };
  1687. static void sdhci_s3c_init(Object *obj)
  1688. {
  1689. SDHCIState *s = SYSBUS_SDHCI(obj);
  1690. s->io_ops = &sdhci_s3c_mmio_ops;
  1691. }
  1692. static const TypeInfo sdhci_s3c_info = {
  1693. .name = TYPE_S3C_SDHCI ,
  1694. .parent = TYPE_SYSBUS_SDHCI,
  1695. .instance_init = sdhci_s3c_init,
  1696. };
  1697. static void sdhci_register_types(void)
  1698. {
  1699. type_register_static(&sdhci_sysbus_info);
  1700. type_register_static(&sdhci_bus_info);
  1701. type_register_static(&imx_usdhc_info);
  1702. type_register_static(&sdhci_s3c_info);
  1703. }
  1704. type_init(sdhci_register_types)