pxa2xx_mmci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /*
  2. * Intel XScale PXA255/270 MultiMediaCard/SD/SDIO Controller emulation.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GPLv2.
  8. *
  9. * Contributions after 2012-01-13 are licensed under the terms of the
  10. * GNU GPL, version 2 or (at your option) any later version.
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qapi/error.h"
  14. #include "hw/irq.h"
  15. #include "hw/sysbus.h"
  16. #include "migration/vmstate.h"
  17. #include "hw/arm/pxa.h"
  18. #include "hw/sd/sd.h"
  19. #include "hw/qdev-properties.h"
  20. #include "qemu/log.h"
  21. #include "qemu/module.h"
  22. #include "trace.h"
  23. #include "qom/object.h"
  24. #define TYPE_PXA2XX_MMCI_BUS "pxa2xx-mmci-bus"
  25. /* This is reusing the SDBus typedef from SD_BUS */
  26. DECLARE_INSTANCE_CHECKER(SDBus, PXA2XX_MMCI_BUS,
  27. TYPE_PXA2XX_MMCI_BUS)
  28. struct PXA2xxMMCIState {
  29. SysBusDevice parent_obj;
  30. MemoryRegion iomem;
  31. qemu_irq irq;
  32. qemu_irq rx_dma;
  33. qemu_irq tx_dma;
  34. qemu_irq inserted;
  35. qemu_irq readonly;
  36. BlockBackend *blk;
  37. SDBus sdbus;
  38. uint32_t status;
  39. uint32_t clkrt;
  40. uint32_t spi;
  41. uint32_t cmdat;
  42. uint32_t resp_tout;
  43. uint32_t read_tout;
  44. int32_t blklen;
  45. int32_t numblk;
  46. uint32_t intmask;
  47. uint32_t intreq;
  48. int32_t cmd;
  49. uint32_t arg;
  50. int32_t active;
  51. int32_t bytesleft;
  52. uint8_t tx_fifo[64];
  53. uint32_t tx_start;
  54. uint32_t tx_len;
  55. uint8_t rx_fifo[32];
  56. uint32_t rx_start;
  57. uint32_t rx_len;
  58. uint16_t resp_fifo[9];
  59. uint32_t resp_len;
  60. int32_t cmdreq;
  61. };
  62. static bool pxa2xx_mmci_vmstate_validate(void *opaque, int version_id)
  63. {
  64. PXA2xxMMCIState *s = opaque;
  65. return s->tx_start < ARRAY_SIZE(s->tx_fifo)
  66. && s->rx_start < ARRAY_SIZE(s->rx_fifo)
  67. && s->tx_len <= ARRAY_SIZE(s->tx_fifo)
  68. && s->rx_len <= ARRAY_SIZE(s->rx_fifo)
  69. && s->resp_len <= ARRAY_SIZE(s->resp_fifo);
  70. }
  71. static const VMStateDescription vmstate_pxa2xx_mmci = {
  72. .name = "pxa2xx-mmci",
  73. .version_id = 2,
  74. .minimum_version_id = 2,
  75. .fields = (VMStateField[]) {
  76. VMSTATE_UINT32(status, PXA2xxMMCIState),
  77. VMSTATE_UINT32(clkrt, PXA2xxMMCIState),
  78. VMSTATE_UINT32(spi, PXA2xxMMCIState),
  79. VMSTATE_UINT32(cmdat, PXA2xxMMCIState),
  80. VMSTATE_UINT32(resp_tout, PXA2xxMMCIState),
  81. VMSTATE_UINT32(read_tout, PXA2xxMMCIState),
  82. VMSTATE_INT32(blklen, PXA2xxMMCIState),
  83. VMSTATE_INT32(numblk, PXA2xxMMCIState),
  84. VMSTATE_UINT32(intmask, PXA2xxMMCIState),
  85. VMSTATE_UINT32(intreq, PXA2xxMMCIState),
  86. VMSTATE_INT32(cmd, PXA2xxMMCIState),
  87. VMSTATE_UINT32(arg, PXA2xxMMCIState),
  88. VMSTATE_INT32(cmdreq, PXA2xxMMCIState),
  89. VMSTATE_INT32(active, PXA2xxMMCIState),
  90. VMSTATE_INT32(bytesleft, PXA2xxMMCIState),
  91. VMSTATE_UINT32(tx_start, PXA2xxMMCIState),
  92. VMSTATE_UINT32(tx_len, PXA2xxMMCIState),
  93. VMSTATE_UINT32(rx_start, PXA2xxMMCIState),
  94. VMSTATE_UINT32(rx_len, PXA2xxMMCIState),
  95. VMSTATE_UINT32(resp_len, PXA2xxMMCIState),
  96. VMSTATE_VALIDATE("fifo size incorrect", pxa2xx_mmci_vmstate_validate),
  97. VMSTATE_UINT8_ARRAY(tx_fifo, PXA2xxMMCIState, 64),
  98. VMSTATE_UINT8_ARRAY(rx_fifo, PXA2xxMMCIState, 32),
  99. VMSTATE_UINT16_ARRAY(resp_fifo, PXA2xxMMCIState, 9),
  100. VMSTATE_END_OF_LIST()
  101. }
  102. };
  103. #define MMC_STRPCL 0x00 /* MMC Clock Start/Stop register */
  104. #define MMC_STAT 0x04 /* MMC Status register */
  105. #define MMC_CLKRT 0x08 /* MMC Clock Rate register */
  106. #define MMC_SPI 0x0c /* MMC SPI Mode register */
  107. #define MMC_CMDAT 0x10 /* MMC Command/Data register */
  108. #define MMC_RESTO 0x14 /* MMC Response Time-Out register */
  109. #define MMC_RDTO 0x18 /* MMC Read Time-Out register */
  110. #define MMC_BLKLEN 0x1c /* MMC Block Length register */
  111. #define MMC_NUMBLK 0x20 /* MMC Number of Blocks register */
  112. #define MMC_PRTBUF 0x24 /* MMC Buffer Partly Full register */
  113. #define MMC_I_MASK 0x28 /* MMC Interrupt Mask register */
  114. #define MMC_I_REG 0x2c /* MMC Interrupt Request register */
  115. #define MMC_CMD 0x30 /* MMC Command register */
  116. #define MMC_ARGH 0x34 /* MMC Argument High register */
  117. #define MMC_ARGL 0x38 /* MMC Argument Low register */
  118. #define MMC_RES 0x3c /* MMC Response FIFO */
  119. #define MMC_RXFIFO 0x40 /* MMC Receive FIFO */
  120. #define MMC_TXFIFO 0x44 /* MMC Transmit FIFO */
  121. #define MMC_RDWAIT 0x48 /* MMC RD_WAIT register */
  122. #define MMC_BLKS_REM 0x4c /* MMC Blocks Remaining register */
  123. /* Bitfield masks */
  124. #define STRPCL_STOP_CLK (1 << 0)
  125. #define STRPCL_STRT_CLK (1 << 1)
  126. #define STAT_TOUT_RES (1 << 1)
  127. #define STAT_CLK_EN (1 << 8)
  128. #define STAT_DATA_DONE (1 << 11)
  129. #define STAT_PRG_DONE (1 << 12)
  130. #define STAT_END_CMDRES (1 << 13)
  131. #define SPI_SPI_MODE (1 << 0)
  132. #define CMDAT_RES_TYPE (3 << 0)
  133. #define CMDAT_DATA_EN (1 << 2)
  134. #define CMDAT_WR_RD (1 << 3)
  135. #define CMDAT_DMA_EN (1 << 7)
  136. #define CMDAT_STOP_TRAN (1 << 10)
  137. #define INT_DATA_DONE (1 << 0)
  138. #define INT_PRG_DONE (1 << 1)
  139. #define INT_END_CMD (1 << 2)
  140. #define INT_STOP_CMD (1 << 3)
  141. #define INT_CLK_OFF (1 << 4)
  142. #define INT_RXFIFO_REQ (1 << 5)
  143. #define INT_TXFIFO_REQ (1 << 6)
  144. #define INT_TINT (1 << 7)
  145. #define INT_DAT_ERR (1 << 8)
  146. #define INT_RES_ERR (1 << 9)
  147. #define INT_RD_STALLED (1 << 10)
  148. #define INT_SDIO_INT (1 << 11)
  149. #define INT_SDIO_SACK (1 << 12)
  150. #define PRTBUF_PRT_BUF (1 << 0)
  151. /* Route internal interrupt lines to the global IC and DMA */
  152. static void pxa2xx_mmci_int_update(PXA2xxMMCIState *s)
  153. {
  154. uint32_t mask = s->intmask;
  155. if (s->cmdat & CMDAT_DMA_EN) {
  156. mask |= INT_RXFIFO_REQ | INT_TXFIFO_REQ;
  157. qemu_set_irq(s->rx_dma, !!(s->intreq & INT_RXFIFO_REQ));
  158. qemu_set_irq(s->tx_dma, !!(s->intreq & INT_TXFIFO_REQ));
  159. }
  160. qemu_set_irq(s->irq, !!(s->intreq & ~mask));
  161. }
  162. static void pxa2xx_mmci_fifo_update(PXA2xxMMCIState *s)
  163. {
  164. if (!s->active)
  165. return;
  166. if (s->cmdat & CMDAT_WR_RD) {
  167. while (s->bytesleft && s->tx_len) {
  168. sdbus_write_byte(&s->sdbus, s->tx_fifo[s->tx_start++]);
  169. s->tx_start &= 0x1f;
  170. s->tx_len --;
  171. s->bytesleft --;
  172. }
  173. if (s->bytesleft)
  174. s->intreq |= INT_TXFIFO_REQ;
  175. } else
  176. while (s->bytesleft && s->rx_len < 32) {
  177. s->rx_fifo[(s->rx_start + (s->rx_len ++)) & 0x1f] =
  178. sdbus_read_byte(&s->sdbus);
  179. s->bytesleft --;
  180. s->intreq |= INT_RXFIFO_REQ;
  181. }
  182. if (!s->bytesleft) {
  183. s->active = 0;
  184. s->intreq |= INT_DATA_DONE;
  185. s->status |= STAT_DATA_DONE;
  186. if (s->cmdat & CMDAT_WR_RD) {
  187. s->intreq |= INT_PRG_DONE;
  188. s->status |= STAT_PRG_DONE;
  189. }
  190. }
  191. pxa2xx_mmci_int_update(s);
  192. }
  193. static void pxa2xx_mmci_wakequeues(PXA2xxMMCIState *s)
  194. {
  195. int rsplen, i;
  196. SDRequest request;
  197. uint8_t response[16];
  198. s->active = 1;
  199. s->rx_len = 0;
  200. s->tx_len = 0;
  201. s->cmdreq = 0;
  202. request.cmd = s->cmd;
  203. request.arg = s->arg;
  204. request.crc = 0; /* FIXME */
  205. rsplen = sdbus_do_command(&s->sdbus, &request, response);
  206. s->intreq |= INT_END_CMD;
  207. memset(s->resp_fifo, 0, sizeof(s->resp_fifo));
  208. switch (s->cmdat & CMDAT_RES_TYPE) {
  209. #define PXAMMCI_RESP(wd, value0, value1) \
  210. s->resp_fifo[(wd) + 0] |= (value0); \
  211. s->resp_fifo[(wd) + 1] |= (value1) << 8;
  212. case 0: /* No response */
  213. goto complete;
  214. case 1: /* R1, R4, R5 or R6 */
  215. if (rsplen < 4)
  216. goto timeout;
  217. goto complete;
  218. case 2: /* R2 */
  219. if (rsplen < 16)
  220. goto timeout;
  221. goto complete;
  222. case 3: /* R3 */
  223. if (rsplen < 4)
  224. goto timeout;
  225. goto complete;
  226. complete:
  227. for (i = 0; rsplen > 0; i ++, rsplen -= 2) {
  228. PXAMMCI_RESP(i, response[i * 2], response[i * 2 + 1]);
  229. }
  230. s->status |= STAT_END_CMDRES;
  231. if (!(s->cmdat & CMDAT_DATA_EN))
  232. s->active = 0;
  233. else
  234. s->bytesleft = s->numblk * s->blklen;
  235. s->resp_len = 0;
  236. break;
  237. timeout:
  238. s->active = 0;
  239. s->status |= STAT_TOUT_RES;
  240. break;
  241. }
  242. pxa2xx_mmci_fifo_update(s);
  243. }
  244. static uint64_t pxa2xx_mmci_read(void *opaque, hwaddr offset, unsigned size)
  245. {
  246. PXA2xxMMCIState *s = (PXA2xxMMCIState *) opaque;
  247. uint32_t ret = 0;
  248. switch (offset) {
  249. case MMC_STRPCL:
  250. break;
  251. case MMC_STAT:
  252. ret = s->status;
  253. break;
  254. case MMC_CLKRT:
  255. ret = s->clkrt;
  256. break;
  257. case MMC_SPI:
  258. ret = s->spi;
  259. break;
  260. case MMC_CMDAT:
  261. ret = s->cmdat;
  262. break;
  263. case MMC_RESTO:
  264. ret = s->resp_tout;
  265. break;
  266. case MMC_RDTO:
  267. ret = s->read_tout;
  268. break;
  269. case MMC_BLKLEN:
  270. ret = s->blklen;
  271. break;
  272. case MMC_NUMBLK:
  273. ret = s->numblk;
  274. break;
  275. case MMC_PRTBUF:
  276. break;
  277. case MMC_I_MASK:
  278. ret = s->intmask;
  279. break;
  280. case MMC_I_REG:
  281. ret = s->intreq;
  282. break;
  283. case MMC_CMD:
  284. ret = s->cmd | 0x40;
  285. break;
  286. case MMC_ARGH:
  287. ret = s->arg >> 16;
  288. break;
  289. case MMC_ARGL:
  290. ret = s->arg & 0xffff;
  291. break;
  292. case MMC_RES:
  293. ret = (s->resp_len < 9) ? s->resp_fifo[s->resp_len++] : 0;
  294. break;
  295. case MMC_RXFIFO:
  296. while (size-- && s->rx_len) {
  297. ret |= s->rx_fifo[s->rx_start++] << (size << 3);
  298. s->rx_start &= 0x1f;
  299. s->rx_len --;
  300. }
  301. s->intreq &= ~INT_RXFIFO_REQ;
  302. pxa2xx_mmci_fifo_update(s);
  303. break;
  304. case MMC_RDWAIT:
  305. break;
  306. case MMC_BLKS_REM:
  307. ret = s->numblk;
  308. break;
  309. default:
  310. qemu_log_mask(LOG_GUEST_ERROR,
  311. "%s: incorrect register 0x%02" HWADDR_PRIx "\n",
  312. __func__, offset);
  313. }
  314. trace_pxa2xx_mmci_read(size, offset, ret);
  315. return ret;
  316. }
  317. static void pxa2xx_mmci_write(void *opaque,
  318. hwaddr offset, uint64_t value, unsigned size)
  319. {
  320. PXA2xxMMCIState *s = (PXA2xxMMCIState *) opaque;
  321. trace_pxa2xx_mmci_write(size, offset, value);
  322. switch (offset) {
  323. case MMC_STRPCL:
  324. if (value & STRPCL_STRT_CLK) {
  325. s->status |= STAT_CLK_EN;
  326. s->intreq &= ~INT_CLK_OFF;
  327. if (s->cmdreq && !(s->cmdat & CMDAT_STOP_TRAN)) {
  328. s->status &= STAT_CLK_EN;
  329. pxa2xx_mmci_wakequeues(s);
  330. }
  331. }
  332. if (value & STRPCL_STOP_CLK) {
  333. s->status &= ~STAT_CLK_EN;
  334. s->intreq |= INT_CLK_OFF;
  335. s->active = 0;
  336. }
  337. pxa2xx_mmci_int_update(s);
  338. break;
  339. case MMC_CLKRT:
  340. s->clkrt = value & 7;
  341. break;
  342. case MMC_SPI:
  343. s->spi = value & 0xf;
  344. if (value & SPI_SPI_MODE) {
  345. qemu_log_mask(LOG_GUEST_ERROR,
  346. "%s: attempted to use card in SPI mode\n", __func__);
  347. }
  348. break;
  349. case MMC_CMDAT:
  350. s->cmdat = value & 0x3dff;
  351. s->active = 0;
  352. s->cmdreq = 1;
  353. if (!(value & CMDAT_STOP_TRAN)) {
  354. s->status &= STAT_CLK_EN;
  355. if (s->status & STAT_CLK_EN)
  356. pxa2xx_mmci_wakequeues(s);
  357. }
  358. pxa2xx_mmci_int_update(s);
  359. break;
  360. case MMC_RESTO:
  361. s->resp_tout = value & 0x7f;
  362. break;
  363. case MMC_RDTO:
  364. s->read_tout = value & 0xffff;
  365. break;
  366. case MMC_BLKLEN:
  367. s->blklen = value & 0xfff;
  368. break;
  369. case MMC_NUMBLK:
  370. s->numblk = value & 0xffff;
  371. break;
  372. case MMC_PRTBUF:
  373. if (value & PRTBUF_PRT_BUF) {
  374. s->tx_start ^= 32;
  375. s->tx_len = 0;
  376. }
  377. pxa2xx_mmci_fifo_update(s);
  378. break;
  379. case MMC_I_MASK:
  380. s->intmask = value & 0x1fff;
  381. pxa2xx_mmci_int_update(s);
  382. break;
  383. case MMC_CMD:
  384. s->cmd = value & 0x3f;
  385. break;
  386. case MMC_ARGH:
  387. s->arg &= 0x0000ffff;
  388. s->arg |= value << 16;
  389. break;
  390. case MMC_ARGL:
  391. s->arg &= 0xffff0000;
  392. s->arg |= value & 0x0000ffff;
  393. break;
  394. case MMC_TXFIFO:
  395. while (size-- && s->tx_len < 0x20)
  396. s->tx_fifo[(s->tx_start + (s->tx_len ++)) & 0x1f] =
  397. (value >> (size << 3)) & 0xff;
  398. s->intreq &= ~INT_TXFIFO_REQ;
  399. pxa2xx_mmci_fifo_update(s);
  400. break;
  401. case MMC_RDWAIT:
  402. case MMC_BLKS_REM:
  403. break;
  404. default:
  405. qemu_log_mask(LOG_GUEST_ERROR,
  406. "%s: incorrect reg 0x%02" HWADDR_PRIx " "
  407. "(value 0x%08" PRIx64 ")\n", __func__, offset, value);
  408. }
  409. }
  410. static const MemoryRegionOps pxa2xx_mmci_ops = {
  411. .read = pxa2xx_mmci_read,
  412. .write = pxa2xx_mmci_write,
  413. .endianness = DEVICE_NATIVE_ENDIAN,
  414. };
  415. PXA2xxMMCIState *pxa2xx_mmci_init(MemoryRegion *sysmem,
  416. hwaddr base,
  417. qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
  418. {
  419. DeviceState *dev;
  420. SysBusDevice *sbd;
  421. dev = qdev_new(TYPE_PXA2XX_MMCI);
  422. sbd = SYS_BUS_DEVICE(dev);
  423. sysbus_mmio_map(sbd, 0, base);
  424. sysbus_connect_irq(sbd, 0, irq);
  425. qdev_connect_gpio_out_named(dev, "rx-dma", 0, rx_dma);
  426. qdev_connect_gpio_out_named(dev, "tx-dma", 0, tx_dma);
  427. sysbus_realize_and_unref(sbd, &error_fatal);
  428. return PXA2XX_MMCI(dev);
  429. }
  430. static void pxa2xx_mmci_set_inserted(DeviceState *dev, bool inserted)
  431. {
  432. PXA2xxMMCIState *s = PXA2XX_MMCI(dev);
  433. qemu_set_irq(s->inserted, inserted);
  434. }
  435. static void pxa2xx_mmci_set_readonly(DeviceState *dev, bool readonly)
  436. {
  437. PXA2xxMMCIState *s = PXA2XX_MMCI(dev);
  438. qemu_set_irq(s->readonly, readonly);
  439. }
  440. void pxa2xx_mmci_handlers(PXA2xxMMCIState *s, qemu_irq readonly,
  441. qemu_irq coverswitch)
  442. {
  443. DeviceState *dev = DEVICE(s);
  444. s->readonly = readonly;
  445. s->inserted = coverswitch;
  446. pxa2xx_mmci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
  447. pxa2xx_mmci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
  448. }
  449. static void pxa2xx_mmci_reset(DeviceState *d)
  450. {
  451. PXA2xxMMCIState *s = PXA2XX_MMCI(d);
  452. s->status = 0;
  453. s->clkrt = 0;
  454. s->spi = 0;
  455. s->cmdat = 0;
  456. s->resp_tout = 0;
  457. s->read_tout = 0;
  458. s->blklen = 0;
  459. s->numblk = 0;
  460. s->intmask = 0;
  461. s->intreq = 0;
  462. s->cmd = 0;
  463. s->arg = 0;
  464. s->active = 0;
  465. s->bytesleft = 0;
  466. s->tx_start = 0;
  467. s->tx_len = 0;
  468. s->rx_start = 0;
  469. s->rx_len = 0;
  470. s->resp_len = 0;
  471. s->cmdreq = 0;
  472. memset(s->tx_fifo, 0, sizeof(s->tx_fifo));
  473. memset(s->rx_fifo, 0, sizeof(s->rx_fifo));
  474. memset(s->resp_fifo, 0, sizeof(s->resp_fifo));
  475. }
  476. static void pxa2xx_mmci_instance_init(Object *obj)
  477. {
  478. PXA2xxMMCIState *s = PXA2XX_MMCI(obj);
  479. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  480. DeviceState *dev = DEVICE(obj);
  481. memory_region_init_io(&s->iomem, obj, &pxa2xx_mmci_ops, s,
  482. "pxa2xx-mmci", 0x00100000);
  483. sysbus_init_mmio(sbd, &s->iomem);
  484. sysbus_init_irq(sbd, &s->irq);
  485. qdev_init_gpio_out_named(dev, &s->rx_dma, "rx-dma", 1);
  486. qdev_init_gpio_out_named(dev, &s->tx_dma, "tx-dma", 1);
  487. qbus_init(&s->sdbus, sizeof(s->sdbus),
  488. TYPE_PXA2XX_MMCI_BUS, DEVICE(obj), "sd-bus");
  489. }
  490. static void pxa2xx_mmci_class_init(ObjectClass *klass, void *data)
  491. {
  492. DeviceClass *dc = DEVICE_CLASS(klass);
  493. dc->vmsd = &vmstate_pxa2xx_mmci;
  494. dc->reset = pxa2xx_mmci_reset;
  495. }
  496. static void pxa2xx_mmci_bus_class_init(ObjectClass *klass, void *data)
  497. {
  498. SDBusClass *sbc = SD_BUS_CLASS(klass);
  499. sbc->set_inserted = pxa2xx_mmci_set_inserted;
  500. sbc->set_readonly = pxa2xx_mmci_set_readonly;
  501. }
  502. static const TypeInfo pxa2xx_mmci_info = {
  503. .name = TYPE_PXA2XX_MMCI,
  504. .parent = TYPE_SYS_BUS_DEVICE,
  505. .instance_size = sizeof(PXA2xxMMCIState),
  506. .instance_init = pxa2xx_mmci_instance_init,
  507. .class_init = pxa2xx_mmci_class_init,
  508. };
  509. static const TypeInfo pxa2xx_mmci_bus_info = {
  510. .name = TYPE_PXA2XX_MMCI_BUS,
  511. .parent = TYPE_SD_BUS,
  512. .instance_size = sizeof(SDBus),
  513. .class_init = pxa2xx_mmci_bus_class_init,
  514. };
  515. static void pxa2xx_mmci_register_types(void)
  516. {
  517. type_register_static(&pxa2xx_mmci_info);
  518. type_register_static(&pxa2xx_mmci_bus_info);
  519. }
  520. type_init(pxa2xx_mmci_register_types)