2
0

aspeed_sdhci.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * Aspeed SD Host Controller
  3. * Eddie James <eajames@linux.ibm.com>
  4. *
  5. * Copyright (C) 2019 IBM Corp
  6. * SPDX-License-Identifier: GPL-2.0-or-later
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qemu/log.h"
  10. #include "qemu/error-report.h"
  11. #include "hw/sd/aspeed_sdhci.h"
  12. #include "qapi/error.h"
  13. #include "hw/irq.h"
  14. #include "migration/vmstate.h"
  15. #include "hw/qdev-properties.h"
  16. #include "trace.h"
  17. #define ASPEED_SDHCI_INFO 0x00
  18. #define ASPEED_SDHCI_INFO_SLOT1 (1 << 17)
  19. #define ASPEED_SDHCI_INFO_SLOT0 (1 << 16)
  20. #define ASPEED_SDHCI_INFO_RESET (1 << 0)
  21. #define ASPEED_SDHCI_DEBOUNCE 0x04
  22. #define ASPEED_SDHCI_DEBOUNCE_RESET 0x00000005
  23. #define ASPEED_SDHCI_BUS 0x08
  24. #define ASPEED_SDHCI_SDIO_140 0x10
  25. #define ASPEED_SDHCI_SDIO_148 0x18
  26. #define ASPEED_SDHCI_SDIO_240 0x20
  27. #define ASPEED_SDHCI_SDIO_248 0x28
  28. #define ASPEED_SDHCI_WP_POL 0xec
  29. #define ASPEED_SDHCI_CARD_DET 0xf0
  30. #define ASPEED_SDHCI_IRQ_STAT 0xfc
  31. #define TO_REG(addr) ((addr) / sizeof(uint32_t))
  32. static uint64_t aspeed_sdhci_read(void *opaque, hwaddr addr, unsigned int size)
  33. {
  34. uint32_t val = 0;
  35. AspeedSDHCIState *sdhci = opaque;
  36. switch (addr) {
  37. case ASPEED_SDHCI_SDIO_140:
  38. val = (uint32_t)sdhci->slots[0].capareg;
  39. break;
  40. case ASPEED_SDHCI_SDIO_148:
  41. val = (uint32_t)sdhci->slots[0].maxcurr;
  42. break;
  43. case ASPEED_SDHCI_SDIO_240:
  44. val = (uint32_t)sdhci->slots[1].capareg;
  45. break;
  46. case ASPEED_SDHCI_SDIO_248:
  47. val = (uint32_t)sdhci->slots[1].maxcurr;
  48. break;
  49. default:
  50. if (addr < ASPEED_SDHCI_REG_SIZE) {
  51. val = sdhci->regs[TO_REG(addr)];
  52. } else {
  53. qemu_log_mask(LOG_GUEST_ERROR,
  54. "%s: Out-of-bounds read at 0x%" HWADDR_PRIx "\n",
  55. __func__, addr);
  56. }
  57. }
  58. trace_aspeed_sdhci_read(addr, size, (uint64_t) val);
  59. return (uint64_t)val;
  60. }
  61. static void aspeed_sdhci_write(void *opaque, hwaddr addr, uint64_t val,
  62. unsigned int size)
  63. {
  64. AspeedSDHCIState *sdhci = opaque;
  65. trace_aspeed_sdhci_write(addr, size, val);
  66. switch (addr) {
  67. case ASPEED_SDHCI_INFO:
  68. /* The RESET bit automatically clears. */
  69. sdhci->regs[TO_REG(addr)] = (uint32_t)val & ~ASPEED_SDHCI_INFO_RESET;
  70. break;
  71. case ASPEED_SDHCI_SDIO_140:
  72. sdhci->slots[0].capareg = (uint64_t)(uint32_t)val;
  73. break;
  74. case ASPEED_SDHCI_SDIO_148:
  75. sdhci->slots[0].maxcurr = (uint64_t)(uint32_t)val;
  76. break;
  77. case ASPEED_SDHCI_SDIO_240:
  78. sdhci->slots[1].capareg = (uint64_t)(uint32_t)val;
  79. break;
  80. case ASPEED_SDHCI_SDIO_248:
  81. sdhci->slots[1].maxcurr = (uint64_t)(uint32_t)val;
  82. break;
  83. default:
  84. if (addr < ASPEED_SDHCI_REG_SIZE) {
  85. sdhci->regs[TO_REG(addr)] = (uint32_t)val;
  86. } else {
  87. qemu_log_mask(LOG_GUEST_ERROR,
  88. "%s: Out-of-bounds write at 0x%" HWADDR_PRIx "\n",
  89. __func__, addr);
  90. }
  91. }
  92. }
  93. static const MemoryRegionOps aspeed_sdhci_ops = {
  94. .read = aspeed_sdhci_read,
  95. .write = aspeed_sdhci_write,
  96. .endianness = DEVICE_NATIVE_ENDIAN,
  97. .valid.min_access_size = 4,
  98. .valid.max_access_size = 4,
  99. };
  100. static void aspeed_sdhci_set_irq(void *opaque, int n, int level)
  101. {
  102. AspeedSDHCIState *sdhci = opaque;
  103. if (level) {
  104. sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] |= BIT(n);
  105. qemu_irq_raise(sdhci->irq);
  106. } else {
  107. sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] &= ~BIT(n);
  108. qemu_irq_lower(sdhci->irq);
  109. }
  110. }
  111. static void aspeed_sdhci_realize(DeviceState *dev, Error **errp)
  112. {
  113. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  114. AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
  115. /* Create input irqs for the slots */
  116. qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq,
  117. sdhci, NULL, sdhci->num_slots);
  118. sysbus_init_irq(sbd, &sdhci->irq);
  119. memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops,
  120. sdhci, TYPE_ASPEED_SDHCI, 0x1000);
  121. sysbus_init_mmio(sbd, &sdhci->iomem);
  122. for (int i = 0; i < sdhci->num_slots; ++i) {
  123. Object *sdhci_slot = OBJECT(&sdhci->slots[i]);
  124. SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]);
  125. if (!object_property_set_int(sdhci_slot, "sd-spec-version", 2, errp)) {
  126. return;
  127. }
  128. if (!object_property_set_uint(sdhci_slot, "capareg",
  129. ASPEED_SDHCI_CAPABILITIES, errp)) {
  130. return;
  131. }
  132. if (!sysbus_realize(sbd_slot, errp)) {
  133. return;
  134. }
  135. sysbus_connect_irq(sbd_slot, 0, qdev_get_gpio_in(DEVICE(sbd), i));
  136. memory_region_add_subregion(&sdhci->iomem, (i + 1) * 0x100,
  137. &sdhci->slots[i].iomem);
  138. }
  139. }
  140. static void aspeed_sdhci_reset(DeviceState *dev)
  141. {
  142. AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
  143. memset(sdhci->regs, 0, ASPEED_SDHCI_REG_SIZE);
  144. sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] = ASPEED_SDHCI_INFO_SLOT0;
  145. if (sdhci->num_slots == 2) {
  146. sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] |= ASPEED_SDHCI_INFO_SLOT1;
  147. }
  148. sdhci->regs[TO_REG(ASPEED_SDHCI_DEBOUNCE)] = ASPEED_SDHCI_DEBOUNCE_RESET;
  149. }
  150. static const VMStateDescription vmstate_aspeed_sdhci = {
  151. .name = TYPE_ASPEED_SDHCI,
  152. .version_id = 1,
  153. .fields = (VMStateField[]) {
  154. VMSTATE_UINT32_ARRAY(regs, AspeedSDHCIState, ASPEED_SDHCI_NUM_REGS),
  155. VMSTATE_END_OF_LIST(),
  156. },
  157. };
  158. static Property aspeed_sdhci_properties[] = {
  159. DEFINE_PROP_UINT8("num-slots", AspeedSDHCIState, num_slots, 0),
  160. DEFINE_PROP_END_OF_LIST(),
  161. };
  162. static void aspeed_sdhci_class_init(ObjectClass *classp, void *data)
  163. {
  164. DeviceClass *dc = DEVICE_CLASS(classp);
  165. dc->realize = aspeed_sdhci_realize;
  166. dc->reset = aspeed_sdhci_reset;
  167. dc->vmsd = &vmstate_aspeed_sdhci;
  168. device_class_set_props(dc, aspeed_sdhci_properties);
  169. }
  170. static const TypeInfo aspeed_sdhci_info = {
  171. .name = TYPE_ASPEED_SDHCI,
  172. .parent = TYPE_SYS_BUS_DEVICE,
  173. .instance_size = sizeof(AspeedSDHCIState),
  174. .class_init = aspeed_sdhci_class_init,
  175. };
  176. static void aspeed_sdhci_register_types(void)
  177. {
  178. type_register_static(&aspeed_sdhci_info);
  179. }
  180. type_init(aspeed_sdhci_register_types)