xlnx-zynqmp-apu-ctrl.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * QEMU model of the ZynqMP APU Control.
  3. *
  4. * Copyright (c) 2013-2022 Xilinx Inc
  5. * SPDX-License-Identifier: GPL-2.0-or-later
  6. *
  7. * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> and
  8. * Edgar E. Iglesias <edgar.iglesias@xilinx.com>
  9. */
  10. #include "qemu/osdep.h"
  11. #include "qapi/error.h"
  12. #include "qemu/log.h"
  13. #include "migration/vmstate.h"
  14. #include "hw/qdev-properties.h"
  15. #include "hw/sysbus.h"
  16. #include "hw/irq.h"
  17. #include "hw/register.h"
  18. #include "qemu/bitops.h"
  19. #include "hw/misc/xlnx-zynqmp-apu-ctrl.h"
  20. #ifndef XILINX_ZYNQMP_APU_ERR_DEBUG
  21. #define XILINX_ZYNQMP_APU_ERR_DEBUG 0
  22. #endif
  23. static void update_wfi_out(void *opaque)
  24. {
  25. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(opaque);
  26. unsigned int i, wfi_pending;
  27. wfi_pending = s->cpu_pwrdwn_req & s->cpu_in_wfi;
  28. for (i = 0; i < APU_MAX_CPU; i++) {
  29. qemu_set_irq(s->wfi_out[i], !!(wfi_pending & (1 << i)));
  30. }
  31. }
  32. static void zynqmp_apu_rvbar_post_write(RegisterInfo *reg, uint64_t val)
  33. {
  34. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque);
  35. int i;
  36. for (i = 0; i < APU_MAX_CPU; ++i) {
  37. uint64_t rvbar = s->regs[R_RVBARADDR0L + 2 * i] +
  38. ((uint64_t)s->regs[R_RVBARADDR0H + 2 * i] << 32);
  39. if (s->cpus[i]) {
  40. object_property_set_int(OBJECT(s->cpus[i]), "rvbar", rvbar,
  41. &error_abort);
  42. }
  43. }
  44. }
  45. static void zynqmp_apu_pwrctl_post_write(RegisterInfo *reg, uint64_t val)
  46. {
  47. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque);
  48. unsigned int i, new;
  49. for (i = 0; i < APU_MAX_CPU; i++) {
  50. new = val & (1 << i);
  51. /* Check if CPU's CPUPWRDNREQ has changed. If yes, update GPIOs. */
  52. if (new != (s->cpu_pwrdwn_req & (1 << i))) {
  53. qemu_set_irq(s->cpu_power_status[i], !!new);
  54. }
  55. s->cpu_pwrdwn_req &= ~(1 << i);
  56. s->cpu_pwrdwn_req |= new;
  57. }
  58. update_wfi_out(s);
  59. }
  60. static void imr_update_irq(XlnxZynqMPAPUCtrl *s)
  61. {
  62. bool pending = s->regs[R_ISR] & ~s->regs[R_IMR];
  63. qemu_set_irq(s->irq_imr, pending);
  64. }
  65. static void isr_postw(RegisterInfo *reg, uint64_t val64)
  66. {
  67. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque);
  68. imr_update_irq(s);
  69. }
  70. static uint64_t ien_prew(RegisterInfo *reg, uint64_t val64)
  71. {
  72. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque);
  73. uint32_t val = val64;
  74. s->regs[R_IMR] &= ~val;
  75. imr_update_irq(s);
  76. return 0;
  77. }
  78. static uint64_t ids_prew(RegisterInfo *reg, uint64_t val64)
  79. {
  80. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque);
  81. uint32_t val = val64;
  82. s->regs[R_IMR] |= val;
  83. imr_update_irq(s);
  84. return 0;
  85. }
  86. static const RegisterAccessInfo zynqmp_apu_regs_info[] = {
  87. #define RVBAR_REGDEF(n) \
  88. { .name = "RVBAR CPU " #n " Low", .addr = A_RVBARADDR ## n ## L, \
  89. .reset = 0xffff0000ul, \
  90. .post_write = zynqmp_apu_rvbar_post_write, \
  91. },{ .name = "RVBAR CPU " #n " High", .addr = A_RVBARADDR ## n ## H, \
  92. .post_write = zynqmp_apu_rvbar_post_write, \
  93. }
  94. { .name = "ERR_CTRL", .addr = A_APU_ERR_CTRL,
  95. },{ .name = "ISR", .addr = A_ISR,
  96. .w1c = 0x1,
  97. .post_write = isr_postw,
  98. },{ .name = "IMR", .addr = A_IMR,
  99. .reset = 0x1,
  100. .ro = 0x1,
  101. },{ .name = "IEN", .addr = A_IEN,
  102. .pre_write = ien_prew,
  103. },{ .name = "IDS", .addr = A_IDS,
  104. .pre_write = ids_prew,
  105. },{ .name = "CONFIG_0", .addr = A_CONFIG_0,
  106. .reset = 0xf0f,
  107. },{ .name = "CONFIG_1", .addr = A_CONFIG_1,
  108. },
  109. RVBAR_REGDEF(0),
  110. RVBAR_REGDEF(1),
  111. RVBAR_REGDEF(2),
  112. RVBAR_REGDEF(3),
  113. { .name = "ACE_CTRL", .addr = A_ACE_CTRL,
  114. .reset = 0xf000f,
  115. },{ .name = "SNOOP_CTRL", .addr = A_SNOOP_CTRL,
  116. },{ .name = "PWRCTL", .addr = A_PWRCTL,
  117. .post_write = zynqmp_apu_pwrctl_post_write,
  118. },{ .name = "PWRSTAT", .addr = A_PWRSTAT,
  119. .ro = 0x3000f,
  120. }
  121. };
  122. static void zynqmp_apu_reset_enter(Object *obj, ResetType type)
  123. {
  124. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj);
  125. int i;
  126. for (i = 0; i < APU_R_MAX; ++i) {
  127. register_reset(&s->regs_info[i]);
  128. }
  129. s->cpu_pwrdwn_req = 0;
  130. s->cpu_in_wfi = 0;
  131. }
  132. static void zynqmp_apu_reset_hold(Object *obj)
  133. {
  134. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj);
  135. update_wfi_out(s);
  136. imr_update_irq(s);
  137. }
  138. static const MemoryRegionOps zynqmp_apu_ops = {
  139. .read = register_read_memory,
  140. .write = register_write_memory,
  141. .endianness = DEVICE_LITTLE_ENDIAN,
  142. .valid = {
  143. .min_access_size = 4,
  144. .max_access_size = 4,
  145. }
  146. };
  147. static void zynqmp_apu_handle_wfi(void *opaque, int irq, int level)
  148. {
  149. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(opaque);
  150. s->cpu_in_wfi = deposit32(s->cpu_in_wfi, irq, 1, level);
  151. update_wfi_out(s);
  152. }
  153. static void zynqmp_apu_init(Object *obj)
  154. {
  155. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj);
  156. int i;
  157. s->reg_array =
  158. register_init_block32(DEVICE(obj), zynqmp_apu_regs_info,
  159. ARRAY_SIZE(zynqmp_apu_regs_info),
  160. s->regs_info, s->regs,
  161. &zynqmp_apu_ops,
  162. XILINX_ZYNQMP_APU_ERR_DEBUG,
  163. APU_R_MAX * 4);
  164. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->reg_array->mem);
  165. sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq_imr);
  166. for (i = 0; i < APU_MAX_CPU; ++i) {
  167. g_autofree gchar *prop_name = g_strdup_printf("cpu%d", i);
  168. object_property_add_link(obj, prop_name, TYPE_ARM_CPU,
  169. (Object **)&s->cpus[i],
  170. qdev_prop_allow_set_link_before_realize,
  171. OBJ_PROP_LINK_STRONG);
  172. }
  173. /* wfi_out is used to connect to PMU GPIs. */
  174. qdev_init_gpio_out_named(DEVICE(obj), s->wfi_out, "wfi_out", 4);
  175. /* CPU_POWER_STATUS is used to connect to INTC redirect. */
  176. qdev_init_gpio_out_named(DEVICE(obj), s->cpu_power_status,
  177. "CPU_POWER_STATUS", 4);
  178. /* wfi_in is used as input from CPUs as wfi request. */
  179. qdev_init_gpio_in_named(DEVICE(obj), zynqmp_apu_handle_wfi, "wfi_in", 4);
  180. }
  181. static void zynqmp_apu_finalize(Object *obj)
  182. {
  183. XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj);
  184. register_finalize_block(s->reg_array);
  185. }
  186. static const VMStateDescription vmstate_zynqmp_apu = {
  187. .name = TYPE_XLNX_ZYNQMP_APU_CTRL,
  188. .version_id = 1,
  189. .minimum_version_id = 1,
  190. .fields = (VMStateField[]) {
  191. VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPAPUCtrl, APU_R_MAX),
  192. VMSTATE_END_OF_LIST(),
  193. }
  194. };
  195. static void zynqmp_apu_class_init(ObjectClass *klass, void *data)
  196. {
  197. ResettableClass *rc = RESETTABLE_CLASS(klass);
  198. DeviceClass *dc = DEVICE_CLASS(klass);
  199. dc->vmsd = &vmstate_zynqmp_apu;
  200. rc->phases.enter = zynqmp_apu_reset_enter;
  201. rc->phases.hold = zynqmp_apu_reset_hold;
  202. }
  203. static const TypeInfo zynqmp_apu_info = {
  204. .name = TYPE_XLNX_ZYNQMP_APU_CTRL,
  205. .parent = TYPE_SYS_BUS_DEVICE,
  206. .instance_size = sizeof(XlnxZynqMPAPUCtrl),
  207. .class_init = zynqmp_apu_class_init,
  208. .instance_init = zynqmp_apu_init,
  209. .instance_finalize = zynqmp_apu_finalize,
  210. };
  211. static void zynqmp_apu_register_types(void)
  212. {
  213. type_register_static(&zynqmp_apu_info);
  214. }
  215. type_init(zynqmp_apu_register_types)