2
0

mipsnet.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. #include "qemu/osdep.h"
  2. #include "hw/irq.h"
  3. #include "hw/qdev-properties.h"
  4. #include "net/net.h"
  5. #include "qemu/module.h"
  6. #include "trace.h"
  7. #include "hw/sysbus.h"
  8. #include "migration/vmstate.h"
  9. #include "qom/object.h"
  10. /* MIPSnet register offsets */
  11. #define MIPSNET_DEV_ID 0x00
  12. #define MIPSNET_BUSY 0x08
  13. #define MIPSNET_RX_DATA_COUNT 0x0c
  14. #define MIPSNET_TX_DATA_COUNT 0x10
  15. #define MIPSNET_INT_CTL 0x14
  16. # define MIPSNET_INTCTL_TXDONE 0x00000001
  17. # define MIPSNET_INTCTL_RXDONE 0x00000002
  18. # define MIPSNET_INTCTL_TESTBIT 0x80000000
  19. #define MIPSNET_INTERRUPT_INFO 0x18
  20. #define MIPSNET_RX_DATA_BUFFER 0x1c
  21. #define MIPSNET_TX_DATA_BUFFER 0x20
  22. #define MAX_ETH_FRAME_SIZE 1514
  23. #define TYPE_MIPS_NET "mipsnet"
  24. OBJECT_DECLARE_SIMPLE_TYPE(MIPSnetState, MIPS_NET)
  25. struct MIPSnetState {
  26. SysBusDevice parent_obj;
  27. uint32_t busy;
  28. uint32_t rx_count;
  29. uint32_t rx_read;
  30. uint32_t tx_count;
  31. uint32_t tx_written;
  32. uint32_t intctl;
  33. uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
  34. uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
  35. MemoryRegion io;
  36. qemu_irq irq;
  37. NICState *nic;
  38. NICConf conf;
  39. };
  40. static void mipsnet_reset(MIPSnetState *s)
  41. {
  42. s->busy = 1;
  43. s->rx_count = 0;
  44. s->rx_read = 0;
  45. s->tx_count = 0;
  46. s->tx_written = 0;
  47. s->intctl = 0;
  48. memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
  49. memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
  50. }
  51. static void mipsnet_update_irq(MIPSnetState *s)
  52. {
  53. int isr = !!s->intctl;
  54. trace_mipsnet_irq(isr, s->intctl);
  55. qemu_set_irq(s->irq, isr);
  56. }
  57. static int mipsnet_buffer_full(MIPSnetState *s)
  58. {
  59. if (s->rx_count >= MAX_ETH_FRAME_SIZE) {
  60. return 1;
  61. }
  62. return 0;
  63. }
  64. static int mipsnet_can_receive(NetClientState *nc)
  65. {
  66. MIPSnetState *s = qemu_get_nic_opaque(nc);
  67. if (s->busy) {
  68. return 0;
  69. }
  70. return !mipsnet_buffer_full(s);
  71. }
  72. static ssize_t mipsnet_receive(NetClientState *nc,
  73. const uint8_t *buf, size_t size)
  74. {
  75. MIPSnetState *s = qemu_get_nic_opaque(nc);
  76. trace_mipsnet_receive(size);
  77. if (!mipsnet_can_receive(nc)) {
  78. return 0;
  79. }
  80. if (size >= sizeof(s->rx_buffer)) {
  81. return 0;
  82. }
  83. s->busy = 1;
  84. /* Just accept everything. */
  85. /* Write packet data. */
  86. memcpy(s->rx_buffer, buf, size);
  87. s->rx_count = size;
  88. s->rx_read = 0;
  89. /* Now we can signal we have received something. */
  90. s->intctl |= MIPSNET_INTCTL_RXDONE;
  91. mipsnet_update_irq(s);
  92. return size;
  93. }
  94. static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr,
  95. unsigned int size)
  96. {
  97. MIPSnetState *s = opaque;
  98. int ret = 0;
  99. addr &= 0x3f;
  100. switch (addr) {
  101. case MIPSNET_DEV_ID:
  102. ret = be32_to_cpu(0x4d495053); /* MIPS */
  103. break;
  104. case MIPSNET_DEV_ID + 4:
  105. ret = be32_to_cpu(0x4e455430); /* NET0 */
  106. break;
  107. case MIPSNET_BUSY:
  108. ret = s->busy;
  109. break;
  110. case MIPSNET_RX_DATA_COUNT:
  111. ret = s->rx_count;
  112. break;
  113. case MIPSNET_TX_DATA_COUNT:
  114. ret = s->tx_count;
  115. break;
  116. case MIPSNET_INT_CTL:
  117. ret = s->intctl;
  118. s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
  119. break;
  120. case MIPSNET_INTERRUPT_INFO:
  121. /* XXX: This seems to be a per-VPE interrupt number. */
  122. ret = 0;
  123. break;
  124. case MIPSNET_RX_DATA_BUFFER:
  125. if (s->rx_count) {
  126. s->rx_count--;
  127. ret = s->rx_buffer[s->rx_read++];
  128. if (mipsnet_can_receive(s->nic->ncs)) {
  129. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  130. }
  131. }
  132. break;
  133. /* Reads as zero. */
  134. case MIPSNET_TX_DATA_BUFFER:
  135. default:
  136. break;
  137. }
  138. trace_mipsnet_read(addr, ret);
  139. return ret;
  140. }
  141. static void mipsnet_ioport_write(void *opaque, hwaddr addr,
  142. uint64_t val, unsigned int size)
  143. {
  144. MIPSnetState *s = opaque;
  145. addr &= 0x3f;
  146. trace_mipsnet_write(addr, val);
  147. switch (addr) {
  148. case MIPSNET_TX_DATA_COUNT:
  149. s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
  150. s->tx_written = 0;
  151. break;
  152. case MIPSNET_INT_CTL:
  153. if (val & MIPSNET_INTCTL_TXDONE) {
  154. s->intctl &= ~MIPSNET_INTCTL_TXDONE;
  155. } else if (val & MIPSNET_INTCTL_RXDONE) {
  156. s->intctl &= ~MIPSNET_INTCTL_RXDONE;
  157. } else if (val & MIPSNET_INTCTL_TESTBIT) {
  158. mipsnet_reset(s);
  159. s->intctl |= MIPSNET_INTCTL_TESTBIT;
  160. } else if (!val) {
  161. /* ACK testbit interrupt, flag was cleared on read. */
  162. }
  163. s->busy = !!s->intctl;
  164. mipsnet_update_irq(s);
  165. if (mipsnet_can_receive(s->nic->ncs)) {
  166. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  167. }
  168. break;
  169. case MIPSNET_TX_DATA_BUFFER:
  170. s->tx_buffer[s->tx_written++] = val;
  171. if ((s->tx_written >= MAX_ETH_FRAME_SIZE)
  172. || (s->tx_written == s->tx_count)) {
  173. /* Send buffer. */
  174. trace_mipsnet_send(s->tx_written);
  175. qemu_send_packet(qemu_get_queue(s->nic),
  176. s->tx_buffer, s->tx_written);
  177. s->tx_count = s->tx_written = 0;
  178. s->intctl |= MIPSNET_INTCTL_TXDONE;
  179. s->busy = 1;
  180. mipsnet_update_irq(s);
  181. }
  182. break;
  183. /* Read-only registers */
  184. case MIPSNET_DEV_ID:
  185. case MIPSNET_BUSY:
  186. case MIPSNET_RX_DATA_COUNT:
  187. case MIPSNET_INTERRUPT_INFO:
  188. case MIPSNET_RX_DATA_BUFFER:
  189. default:
  190. break;
  191. }
  192. }
  193. static const VMStateDescription vmstate_mipsnet = {
  194. .name = "mipsnet",
  195. .version_id = 0,
  196. .minimum_version_id = 0,
  197. .fields = (VMStateField[]) {
  198. VMSTATE_UINT32(busy, MIPSnetState),
  199. VMSTATE_UINT32(rx_count, MIPSnetState),
  200. VMSTATE_UINT32(rx_read, MIPSnetState),
  201. VMSTATE_UINT32(tx_count, MIPSnetState),
  202. VMSTATE_UINT32(tx_written, MIPSnetState),
  203. VMSTATE_UINT32(intctl, MIPSnetState),
  204. VMSTATE_BUFFER(rx_buffer, MIPSnetState),
  205. VMSTATE_BUFFER(tx_buffer, MIPSnetState),
  206. VMSTATE_END_OF_LIST()
  207. }
  208. };
  209. static NetClientInfo net_mipsnet_info = {
  210. .type = NET_CLIENT_DRIVER_NIC,
  211. .size = sizeof(NICState),
  212. .receive = mipsnet_receive,
  213. };
  214. static const MemoryRegionOps mipsnet_ioport_ops = {
  215. .read = mipsnet_ioport_read,
  216. .write = mipsnet_ioport_write,
  217. .impl.min_access_size = 1,
  218. .impl.max_access_size = 4,
  219. };
  220. static void mipsnet_realize(DeviceState *dev, Error **errp)
  221. {
  222. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  223. MIPSnetState *s = MIPS_NET(dev);
  224. memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s,
  225. "mipsnet-io", 36);
  226. sysbus_init_mmio(sbd, &s->io);
  227. sysbus_init_irq(sbd, &s->irq);
  228. s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf,
  229. object_get_typename(OBJECT(dev)), dev->id, s);
  230. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  231. }
  232. static void mipsnet_sysbus_reset(DeviceState *dev)
  233. {
  234. MIPSnetState *s = MIPS_NET(dev);
  235. mipsnet_reset(s);
  236. }
  237. static Property mipsnet_properties[] = {
  238. DEFINE_NIC_PROPERTIES(MIPSnetState, conf),
  239. DEFINE_PROP_END_OF_LIST(),
  240. };
  241. static void mipsnet_class_init(ObjectClass *klass, void *data)
  242. {
  243. DeviceClass *dc = DEVICE_CLASS(klass);
  244. dc->realize = mipsnet_realize;
  245. set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
  246. dc->desc = "MIPS Simulator network device";
  247. dc->reset = mipsnet_sysbus_reset;
  248. dc->vmsd = &vmstate_mipsnet;
  249. device_class_set_props(dc, mipsnet_properties);
  250. }
  251. static const TypeInfo mipsnet_info = {
  252. .name = TYPE_MIPS_NET,
  253. .parent = TYPE_SYS_BUS_DEVICE,
  254. .instance_size = sizeof(MIPSnetState),
  255. .class_init = mipsnet_class_init,
  256. };
  257. static void mipsnet_register_types(void)
  258. {
  259. type_register_static(&mipsnet_info);
  260. }
  261. type_init(mipsnet_register_types)