igb_core.c 119 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199
  1. /*
  2. * Core code for QEMU igb emulation
  3. *
  4. * Datasheet:
  5. * https://www.intel.com/content/dam/www/public/us/en/documents/datasheets/82576eg-gbe-datasheet.pdf
  6. *
  7. * Copyright (c) 2020-2023 Red Hat, Inc.
  8. * Copyright (c) 2015 Ravello Systems LTD (http://ravellosystems.com)
  9. * Developed by Daynix Computing LTD (http://www.daynix.com)
  10. *
  11. * Authors:
  12. * Akihiko Odaki <akihiko.odaki@daynix.com>
  13. * Gal Hammmer <gal.hammer@sap.com>
  14. * Marcel Apfelbaum <marcel.apfelbaum@gmail.com>
  15. * Dmitry Fleytman <dmitry@daynix.com>
  16. * Leonid Bloch <leonid@daynix.com>
  17. * Yan Vugenfirer <yan@daynix.com>
  18. *
  19. * Based on work done by:
  20. * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc.
  21. * Copyright (c) 2008 Qumranet
  22. * Based on work done by:
  23. * Copyright (c) 2007 Dan Aloni
  24. * Copyright (c) 2004 Antony T Curtis
  25. *
  26. * This library is free software; you can redistribute it and/or
  27. * modify it under the terms of the GNU Lesser General Public
  28. * License as published by the Free Software Foundation; either
  29. * version 2.1 of the License, or (at your option) any later version.
  30. *
  31. * This library is distributed in the hope that it will be useful,
  32. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  33. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  34. * Lesser General Public License for more details.
  35. *
  36. * You should have received a copy of the GNU Lesser General Public
  37. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  38. */
  39. #include "qemu/osdep.h"
  40. #include "qemu/log.h"
  41. #include "net/net.h"
  42. #include "net/tap.h"
  43. #include "hw/net/mii.h"
  44. #include "hw/pci/msi.h"
  45. #include "hw/pci/msix.h"
  46. #include "sysemu/runstate.h"
  47. #include "net_tx_pkt.h"
  48. #include "net_rx_pkt.h"
  49. #include "igb_common.h"
  50. #include "e1000x_common.h"
  51. #include "igb_core.h"
  52. #include "trace.h"
  53. #define E1000E_MAX_TX_FRAGS (64)
  54. union e1000_rx_desc_union {
  55. struct e1000_rx_desc legacy;
  56. union e1000_adv_rx_desc adv;
  57. };
  58. typedef struct IGBTxPktVmdqCallbackContext {
  59. IGBCore *core;
  60. NetClientState *nc;
  61. } IGBTxPktVmdqCallbackContext;
  62. typedef struct L2Header {
  63. struct eth_header eth;
  64. struct vlan_header vlan;
  65. } L2Header;
  66. static ssize_t
  67. igb_receive_internal(IGBCore *core, const struct iovec *iov, int iovcnt,
  68. bool has_vnet, bool *external_tx);
  69. static inline void
  70. igb_set_interrupt_cause(IGBCore *core, uint32_t val);
  71. static void igb_update_interrupt_state(IGBCore *core);
  72. static void igb_reset(IGBCore *core, bool sw);
  73. static inline void
  74. igb_raise_legacy_irq(IGBCore *core)
  75. {
  76. trace_e1000e_irq_legacy_notify(true);
  77. e1000x_inc_reg_if_not_full(core->mac, IAC);
  78. pci_set_irq(core->owner, 1);
  79. }
  80. static inline void
  81. igb_lower_legacy_irq(IGBCore *core)
  82. {
  83. trace_e1000e_irq_legacy_notify(false);
  84. pci_set_irq(core->owner, 0);
  85. }
  86. static void igb_msix_notify(IGBCore *core, unsigned int vector)
  87. {
  88. PCIDevice *dev = core->owner;
  89. uint16_t vfn;
  90. vfn = 8 - (vector + 2) / IGBVF_MSIX_VEC_NUM;
  91. if (vfn < pcie_sriov_num_vfs(core->owner)) {
  92. dev = pcie_sriov_get_vf_at_index(core->owner, vfn);
  93. assert(dev);
  94. vector = (vector + 2) % IGBVF_MSIX_VEC_NUM;
  95. } else if (vector >= IGB_MSIX_VEC_NUM) {
  96. qemu_log_mask(LOG_GUEST_ERROR,
  97. "igb: Tried to use vector unavailable for PF");
  98. return;
  99. }
  100. msix_notify(dev, vector);
  101. }
  102. static inline void
  103. igb_intrmgr_rearm_timer(IGBIntrDelayTimer *timer)
  104. {
  105. int64_t delay_ns = (int64_t) timer->core->mac[timer->delay_reg] *
  106. timer->delay_resolution_ns;
  107. trace_e1000e_irq_rearm_timer(timer->delay_reg << 2, delay_ns);
  108. timer_mod(timer->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + delay_ns);
  109. timer->running = true;
  110. }
  111. static void
  112. igb_intmgr_timer_resume(IGBIntrDelayTimer *timer)
  113. {
  114. if (timer->running) {
  115. igb_intrmgr_rearm_timer(timer);
  116. }
  117. }
  118. static void
  119. igb_intmgr_timer_pause(IGBIntrDelayTimer *timer)
  120. {
  121. if (timer->running) {
  122. timer_del(timer->timer);
  123. }
  124. }
  125. static void
  126. igb_intrmgr_on_msix_throttling_timer(void *opaque)
  127. {
  128. IGBIntrDelayTimer *timer = opaque;
  129. int idx = timer - &timer->core->eitr[0];
  130. timer->running = false;
  131. trace_e1000e_irq_msix_notify_postponed_vec(idx);
  132. igb_msix_notify(timer->core, idx);
  133. }
  134. static void
  135. igb_intrmgr_initialize_all_timers(IGBCore *core, bool create)
  136. {
  137. int i;
  138. for (i = 0; i < IGB_INTR_NUM; i++) {
  139. core->eitr[i].core = core;
  140. core->eitr[i].delay_reg = EITR0 + i;
  141. core->eitr[i].delay_resolution_ns = E1000_INTR_DELAY_NS_RES;
  142. }
  143. if (!create) {
  144. return;
  145. }
  146. for (i = 0; i < IGB_INTR_NUM; i++) {
  147. core->eitr[i].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
  148. igb_intrmgr_on_msix_throttling_timer,
  149. &core->eitr[i]);
  150. }
  151. }
  152. static void
  153. igb_intrmgr_resume(IGBCore *core)
  154. {
  155. int i;
  156. for (i = 0; i < IGB_INTR_NUM; i++) {
  157. igb_intmgr_timer_resume(&core->eitr[i]);
  158. }
  159. }
  160. static void
  161. igb_intrmgr_pause(IGBCore *core)
  162. {
  163. int i;
  164. for (i = 0; i < IGB_INTR_NUM; i++) {
  165. igb_intmgr_timer_pause(&core->eitr[i]);
  166. }
  167. }
  168. static void
  169. igb_intrmgr_reset(IGBCore *core)
  170. {
  171. int i;
  172. for (i = 0; i < IGB_INTR_NUM; i++) {
  173. if (core->eitr[i].running) {
  174. timer_del(core->eitr[i].timer);
  175. igb_intrmgr_on_msix_throttling_timer(&core->eitr[i]);
  176. }
  177. }
  178. }
  179. static void
  180. igb_intrmgr_pci_unint(IGBCore *core)
  181. {
  182. int i;
  183. for (i = 0; i < IGB_INTR_NUM; i++) {
  184. timer_free(core->eitr[i].timer);
  185. }
  186. }
  187. static void
  188. igb_intrmgr_pci_realize(IGBCore *core)
  189. {
  190. igb_intrmgr_initialize_all_timers(core, true);
  191. }
  192. static inline bool
  193. igb_rx_csum_enabled(IGBCore *core)
  194. {
  195. return (core->mac[RXCSUM] & E1000_RXCSUM_PCSD) ? false : true;
  196. }
  197. static inline bool
  198. igb_rx_use_legacy_descriptor(IGBCore *core)
  199. {
  200. /*
  201. * TODO: If SRRCTL[n],DESCTYPE = 000b, the 82576 uses the legacy Rx
  202. * descriptor.
  203. */
  204. return false;
  205. }
  206. static inline bool
  207. igb_rss_enabled(IGBCore *core)
  208. {
  209. return (core->mac[MRQC] & 3) == E1000_MRQC_ENABLE_RSS_MQ &&
  210. !igb_rx_csum_enabled(core) &&
  211. !igb_rx_use_legacy_descriptor(core);
  212. }
  213. typedef struct E1000E_RSSInfo_st {
  214. bool enabled;
  215. uint32_t hash;
  216. uint32_t queue;
  217. uint32_t type;
  218. } E1000E_RSSInfo;
  219. static uint32_t
  220. igb_rss_get_hash_type(IGBCore *core, struct NetRxPkt *pkt)
  221. {
  222. bool hasip4, hasip6;
  223. EthL4HdrProto l4hdr_proto;
  224. assert(igb_rss_enabled(core));
  225. net_rx_pkt_get_protocols(pkt, &hasip4, &hasip6, &l4hdr_proto);
  226. if (hasip4) {
  227. trace_e1000e_rx_rss_ip4(l4hdr_proto, core->mac[MRQC],
  228. E1000_MRQC_EN_TCPIPV4(core->mac[MRQC]),
  229. E1000_MRQC_EN_IPV4(core->mac[MRQC]));
  230. if (l4hdr_proto == ETH_L4_HDR_PROTO_TCP &&
  231. E1000_MRQC_EN_TCPIPV4(core->mac[MRQC])) {
  232. return E1000_MRQ_RSS_TYPE_IPV4TCP;
  233. }
  234. if (E1000_MRQC_EN_IPV4(core->mac[MRQC])) {
  235. return E1000_MRQ_RSS_TYPE_IPV4;
  236. }
  237. } else if (hasip6) {
  238. eth_ip6_hdr_info *ip6info = net_rx_pkt_get_ip6_info(pkt);
  239. bool ex_dis = core->mac[RFCTL] & E1000_RFCTL_IPV6_EX_DIS;
  240. bool new_ex_dis = core->mac[RFCTL] & E1000_RFCTL_NEW_IPV6_EXT_DIS;
  241. /*
  242. * Following two traces must not be combined because resulting
  243. * event will have 11 arguments totally and some trace backends
  244. * (at least "ust") have limitation of maximum 10 arguments per
  245. * event. Events with more arguments fail to compile for
  246. * backends like these.
  247. */
  248. trace_e1000e_rx_rss_ip6_rfctl(core->mac[RFCTL]);
  249. trace_e1000e_rx_rss_ip6(ex_dis, new_ex_dis, l4hdr_proto,
  250. ip6info->has_ext_hdrs,
  251. ip6info->rss_ex_dst_valid,
  252. ip6info->rss_ex_src_valid,
  253. core->mac[MRQC],
  254. E1000_MRQC_EN_TCPIPV6(core->mac[MRQC]),
  255. E1000_MRQC_EN_IPV6EX(core->mac[MRQC]),
  256. E1000_MRQC_EN_IPV6(core->mac[MRQC]));
  257. if ((!ex_dis || !ip6info->has_ext_hdrs) &&
  258. (!new_ex_dis || !(ip6info->rss_ex_dst_valid ||
  259. ip6info->rss_ex_src_valid))) {
  260. if (l4hdr_proto == ETH_L4_HDR_PROTO_TCP &&
  261. E1000_MRQC_EN_TCPIPV6(core->mac[MRQC])) {
  262. return E1000_MRQ_RSS_TYPE_IPV6TCP;
  263. }
  264. if (E1000_MRQC_EN_IPV6EX(core->mac[MRQC])) {
  265. return E1000_MRQ_RSS_TYPE_IPV6EX;
  266. }
  267. }
  268. if (E1000_MRQC_EN_IPV6(core->mac[MRQC])) {
  269. return E1000_MRQ_RSS_TYPE_IPV6;
  270. }
  271. }
  272. return E1000_MRQ_RSS_TYPE_NONE;
  273. }
  274. static uint32_t
  275. igb_rss_calc_hash(IGBCore *core, struct NetRxPkt *pkt, E1000E_RSSInfo *info)
  276. {
  277. NetRxPktRssType type;
  278. assert(igb_rss_enabled(core));
  279. switch (info->type) {
  280. case E1000_MRQ_RSS_TYPE_IPV4:
  281. type = NetPktRssIpV4;
  282. break;
  283. case E1000_MRQ_RSS_TYPE_IPV4TCP:
  284. type = NetPktRssIpV4Tcp;
  285. break;
  286. case E1000_MRQ_RSS_TYPE_IPV6TCP:
  287. type = NetPktRssIpV6TcpEx;
  288. break;
  289. case E1000_MRQ_RSS_TYPE_IPV6:
  290. type = NetPktRssIpV6;
  291. break;
  292. case E1000_MRQ_RSS_TYPE_IPV6EX:
  293. type = NetPktRssIpV6Ex;
  294. break;
  295. default:
  296. assert(false);
  297. return 0;
  298. }
  299. return net_rx_pkt_calc_rss_hash(pkt, type, (uint8_t *) &core->mac[RSSRK]);
  300. }
  301. static void
  302. igb_rss_parse_packet(IGBCore *core, struct NetRxPkt *pkt, bool tx,
  303. E1000E_RSSInfo *info)
  304. {
  305. trace_e1000e_rx_rss_started();
  306. if (tx || !igb_rss_enabled(core)) {
  307. info->enabled = false;
  308. info->hash = 0;
  309. info->queue = 0;
  310. info->type = 0;
  311. trace_e1000e_rx_rss_disabled();
  312. return;
  313. }
  314. info->enabled = true;
  315. info->type = igb_rss_get_hash_type(core, pkt);
  316. trace_e1000e_rx_rss_type(info->type);
  317. if (info->type == E1000_MRQ_RSS_TYPE_NONE) {
  318. info->hash = 0;
  319. info->queue = 0;
  320. return;
  321. }
  322. info->hash = igb_rss_calc_hash(core, pkt, info);
  323. info->queue = E1000_RSS_QUEUE(&core->mac[RETA], info->hash);
  324. }
  325. static void
  326. igb_tx_insert_vlan(IGBCore *core, uint16_t qn, struct igb_tx *tx,
  327. uint16_t vlan, bool insert_vlan)
  328. {
  329. if (core->mac[MRQC] & 1) {
  330. uint16_t pool = qn % IGB_NUM_VM_POOLS;
  331. if (core->mac[VMVIR0 + pool] & E1000_VMVIR_VLANA_DEFAULT) {
  332. /* always insert default VLAN */
  333. insert_vlan = true;
  334. vlan = core->mac[VMVIR0 + pool] & 0xffff;
  335. } else if (core->mac[VMVIR0 + pool] & E1000_VMVIR_VLANA_NEVER) {
  336. insert_vlan = false;
  337. }
  338. }
  339. if (insert_vlan) {
  340. net_tx_pkt_setup_vlan_header_ex(tx->tx_pkt, vlan,
  341. core->mac[VET] & 0xffff);
  342. }
  343. }
  344. static bool
  345. igb_setup_tx_offloads(IGBCore *core, struct igb_tx *tx)
  346. {
  347. if (tx->first_cmd_type_len & E1000_ADVTXD_DCMD_TSE) {
  348. uint32_t idx = (tx->first_olinfo_status >> 4) & 1;
  349. uint32_t mss = tx->ctx[idx].mss_l4len_idx >> 16;
  350. if (!net_tx_pkt_build_vheader(tx->tx_pkt, true, true, mss)) {
  351. return false;
  352. }
  353. net_tx_pkt_update_ip_checksums(tx->tx_pkt);
  354. e1000x_inc_reg_if_not_full(core->mac, TSCTC);
  355. return true;
  356. }
  357. if (tx->first_olinfo_status & E1000_ADVTXD_POTS_TXSM) {
  358. if (!net_tx_pkt_build_vheader(tx->tx_pkt, false, true, 0)) {
  359. return false;
  360. }
  361. }
  362. if (tx->first_olinfo_status & E1000_ADVTXD_POTS_IXSM) {
  363. net_tx_pkt_update_ip_hdr_checksum(tx->tx_pkt);
  364. }
  365. return true;
  366. }
  367. static void igb_tx_pkt_mac_callback(void *core,
  368. const struct iovec *iov,
  369. int iovcnt,
  370. const struct iovec *virt_iov,
  371. int virt_iovcnt)
  372. {
  373. igb_receive_internal(core, virt_iov, virt_iovcnt, true, NULL);
  374. }
  375. static void igb_tx_pkt_vmdq_callback(void *opaque,
  376. const struct iovec *iov,
  377. int iovcnt,
  378. const struct iovec *virt_iov,
  379. int virt_iovcnt)
  380. {
  381. IGBTxPktVmdqCallbackContext *context = opaque;
  382. bool external_tx;
  383. igb_receive_internal(context->core, virt_iov, virt_iovcnt, true,
  384. &external_tx);
  385. if (external_tx) {
  386. if (context->core->has_vnet) {
  387. qemu_sendv_packet(context->nc, virt_iov, virt_iovcnt);
  388. } else {
  389. qemu_sendv_packet(context->nc, iov, iovcnt);
  390. }
  391. }
  392. }
  393. /* TX Packets Switching (7.10.3.6) */
  394. static bool igb_tx_pkt_switch(IGBCore *core, struct igb_tx *tx,
  395. NetClientState *nc)
  396. {
  397. IGBTxPktVmdqCallbackContext context;
  398. /* TX switching is only used to serve VM to VM traffic. */
  399. if (!(core->mac[MRQC] & 1)) {
  400. goto send_out;
  401. }
  402. /* TX switching requires DTXSWC.Loopback_en bit enabled. */
  403. if (!(core->mac[DTXSWC] & E1000_DTXSWC_VMDQ_LOOPBACK_EN)) {
  404. goto send_out;
  405. }
  406. context.core = core;
  407. context.nc = nc;
  408. return net_tx_pkt_send_custom(tx->tx_pkt, false,
  409. igb_tx_pkt_vmdq_callback, &context);
  410. send_out:
  411. return net_tx_pkt_send(tx->tx_pkt, nc);
  412. }
  413. static bool
  414. igb_tx_pkt_send(IGBCore *core, struct igb_tx *tx, int queue_index)
  415. {
  416. int target_queue = MIN(core->max_queue_num, queue_index);
  417. NetClientState *queue = qemu_get_subqueue(core->owner_nic, target_queue);
  418. if (!igb_setup_tx_offloads(core, tx)) {
  419. return false;
  420. }
  421. net_tx_pkt_dump(tx->tx_pkt);
  422. if ((core->phy[MII_BMCR] & MII_BMCR_LOOPBACK) ||
  423. ((core->mac[RCTL] & E1000_RCTL_LBM_MAC) == E1000_RCTL_LBM_MAC)) {
  424. return net_tx_pkt_send_custom(tx->tx_pkt, false,
  425. igb_tx_pkt_mac_callback, core);
  426. } else {
  427. return igb_tx_pkt_switch(core, tx, queue);
  428. }
  429. }
  430. static void
  431. igb_on_tx_done_update_stats(IGBCore *core, struct NetTxPkt *tx_pkt, int qn)
  432. {
  433. static const int PTCregs[6] = { PTC64, PTC127, PTC255, PTC511,
  434. PTC1023, PTC1522 };
  435. size_t tot_len = net_tx_pkt_get_total_len(tx_pkt) + 4;
  436. e1000x_increase_size_stats(core->mac, PTCregs, tot_len);
  437. e1000x_inc_reg_if_not_full(core->mac, TPT);
  438. e1000x_grow_8reg_if_not_full(core->mac, TOTL, tot_len);
  439. switch (net_tx_pkt_get_packet_type(tx_pkt)) {
  440. case ETH_PKT_BCAST:
  441. e1000x_inc_reg_if_not_full(core->mac, BPTC);
  442. break;
  443. case ETH_PKT_MCAST:
  444. e1000x_inc_reg_if_not_full(core->mac, MPTC);
  445. break;
  446. case ETH_PKT_UCAST:
  447. break;
  448. default:
  449. g_assert_not_reached();
  450. }
  451. e1000x_inc_reg_if_not_full(core->mac, GPTC);
  452. e1000x_grow_8reg_if_not_full(core->mac, GOTCL, tot_len);
  453. if (core->mac[MRQC] & 1) {
  454. uint16_t pool = qn % IGB_NUM_VM_POOLS;
  455. core->mac[PVFGOTC0 + (pool * 64)] += tot_len;
  456. core->mac[PVFGPTC0 + (pool * 64)]++;
  457. }
  458. }
  459. static void
  460. igb_process_tx_desc(IGBCore *core,
  461. PCIDevice *dev,
  462. struct igb_tx *tx,
  463. union e1000_adv_tx_desc *tx_desc,
  464. int queue_index)
  465. {
  466. struct e1000_adv_tx_context_desc *tx_ctx_desc;
  467. uint32_t cmd_type_len;
  468. uint32_t idx;
  469. uint64_t buffer_addr;
  470. uint16_t length;
  471. cmd_type_len = le32_to_cpu(tx_desc->read.cmd_type_len);
  472. if (cmd_type_len & E1000_ADVTXD_DCMD_DEXT) {
  473. if ((cmd_type_len & E1000_ADVTXD_DTYP_DATA) ==
  474. E1000_ADVTXD_DTYP_DATA) {
  475. /* advanced transmit data descriptor */
  476. if (tx->first) {
  477. tx->first_cmd_type_len = cmd_type_len;
  478. tx->first_olinfo_status = le32_to_cpu(tx_desc->read.olinfo_status);
  479. tx->first = false;
  480. }
  481. } else if ((cmd_type_len & E1000_ADVTXD_DTYP_CTXT) ==
  482. E1000_ADVTXD_DTYP_CTXT) {
  483. /* advanced transmit context descriptor */
  484. tx_ctx_desc = (struct e1000_adv_tx_context_desc *)tx_desc;
  485. idx = (le32_to_cpu(tx_ctx_desc->mss_l4len_idx) >> 4) & 1;
  486. tx->ctx[idx].vlan_macip_lens = le32_to_cpu(tx_ctx_desc->vlan_macip_lens);
  487. tx->ctx[idx].seqnum_seed = le32_to_cpu(tx_ctx_desc->seqnum_seed);
  488. tx->ctx[idx].type_tucmd_mlhl = le32_to_cpu(tx_ctx_desc->type_tucmd_mlhl);
  489. tx->ctx[idx].mss_l4len_idx = le32_to_cpu(tx_ctx_desc->mss_l4len_idx);
  490. return;
  491. } else {
  492. /* unknown descriptor type */
  493. return;
  494. }
  495. } else {
  496. /* legacy descriptor */
  497. /* TODO: Implement a support for legacy descriptors (7.2.2.1). */
  498. }
  499. buffer_addr = le64_to_cpu(tx_desc->read.buffer_addr);
  500. length = cmd_type_len & 0xFFFF;
  501. if (!tx->skip_cp) {
  502. if (!net_tx_pkt_add_raw_fragment(tx->tx_pkt, buffer_addr, length)) {
  503. tx->skip_cp = true;
  504. }
  505. }
  506. if (cmd_type_len & E1000_TXD_CMD_EOP) {
  507. if (!tx->skip_cp && net_tx_pkt_parse(tx->tx_pkt)) {
  508. idx = (tx->first_olinfo_status >> 4) & 1;
  509. igb_tx_insert_vlan(core, queue_index, tx,
  510. tx->ctx[idx].vlan_macip_lens >> 16,
  511. !!(cmd_type_len & E1000_TXD_CMD_VLE));
  512. if (igb_tx_pkt_send(core, tx, queue_index)) {
  513. igb_on_tx_done_update_stats(core, tx->tx_pkt, queue_index);
  514. }
  515. }
  516. tx->first = true;
  517. tx->skip_cp = false;
  518. net_tx_pkt_reset(tx->tx_pkt, dev);
  519. }
  520. }
  521. static uint32_t igb_tx_wb_eic(IGBCore *core, int queue_idx)
  522. {
  523. uint32_t n, ent = 0;
  524. n = igb_ivar_entry_tx(queue_idx);
  525. ent = (core->mac[IVAR0 + n / 4] >> (8 * (n % 4))) & 0xff;
  526. return (ent & E1000_IVAR_VALID) ? BIT(ent & 0x1f) : 0;
  527. }
  528. static uint32_t igb_rx_wb_eic(IGBCore *core, int queue_idx)
  529. {
  530. uint32_t n, ent = 0;
  531. n = igb_ivar_entry_rx(queue_idx);
  532. ent = (core->mac[IVAR0 + n / 4] >> (8 * (n % 4))) & 0xff;
  533. return (ent & E1000_IVAR_VALID) ? BIT(ent & 0x1f) : 0;
  534. }
  535. typedef struct E1000E_RingInfo_st {
  536. int dbah;
  537. int dbal;
  538. int dlen;
  539. int dh;
  540. int dt;
  541. int idx;
  542. } E1000E_RingInfo;
  543. static inline bool
  544. igb_ring_empty(IGBCore *core, const E1000E_RingInfo *r)
  545. {
  546. return core->mac[r->dh] == core->mac[r->dt] ||
  547. core->mac[r->dt] >= core->mac[r->dlen] / E1000_RING_DESC_LEN;
  548. }
  549. static inline uint64_t
  550. igb_ring_base(IGBCore *core, const E1000E_RingInfo *r)
  551. {
  552. uint64_t bah = core->mac[r->dbah];
  553. uint64_t bal = core->mac[r->dbal];
  554. return (bah << 32) + bal;
  555. }
  556. static inline uint64_t
  557. igb_ring_head_descr(IGBCore *core, const E1000E_RingInfo *r)
  558. {
  559. return igb_ring_base(core, r) + E1000_RING_DESC_LEN * core->mac[r->dh];
  560. }
  561. static inline void
  562. igb_ring_advance(IGBCore *core, const E1000E_RingInfo *r, uint32_t count)
  563. {
  564. core->mac[r->dh] += count;
  565. if (core->mac[r->dh] * E1000_RING_DESC_LEN >= core->mac[r->dlen]) {
  566. core->mac[r->dh] = 0;
  567. }
  568. }
  569. static inline uint32_t
  570. igb_ring_free_descr_num(IGBCore *core, const E1000E_RingInfo *r)
  571. {
  572. trace_e1000e_ring_free_space(r->idx, core->mac[r->dlen],
  573. core->mac[r->dh], core->mac[r->dt]);
  574. if (core->mac[r->dh] <= core->mac[r->dt]) {
  575. return core->mac[r->dt] - core->mac[r->dh];
  576. }
  577. if (core->mac[r->dh] > core->mac[r->dt]) {
  578. return core->mac[r->dlen] / E1000_RING_DESC_LEN +
  579. core->mac[r->dt] - core->mac[r->dh];
  580. }
  581. g_assert_not_reached();
  582. return 0;
  583. }
  584. static inline bool
  585. igb_ring_enabled(IGBCore *core, const E1000E_RingInfo *r)
  586. {
  587. return core->mac[r->dlen] > 0;
  588. }
  589. typedef struct IGB_TxRing_st {
  590. const E1000E_RingInfo *i;
  591. struct igb_tx *tx;
  592. } IGB_TxRing;
  593. static inline int
  594. igb_mq_queue_idx(int base_reg_idx, int reg_idx)
  595. {
  596. return (reg_idx - base_reg_idx) / 16;
  597. }
  598. static inline void
  599. igb_tx_ring_init(IGBCore *core, IGB_TxRing *txr, int idx)
  600. {
  601. static const E1000E_RingInfo i[IGB_NUM_QUEUES] = {
  602. { TDBAH0, TDBAL0, TDLEN0, TDH0, TDT0, 0 },
  603. { TDBAH1, TDBAL1, TDLEN1, TDH1, TDT1, 1 },
  604. { TDBAH2, TDBAL2, TDLEN2, TDH2, TDT2, 2 },
  605. { TDBAH3, TDBAL3, TDLEN3, TDH3, TDT3, 3 },
  606. { TDBAH4, TDBAL4, TDLEN4, TDH4, TDT4, 4 },
  607. { TDBAH5, TDBAL5, TDLEN5, TDH5, TDT5, 5 },
  608. { TDBAH6, TDBAL6, TDLEN6, TDH6, TDT6, 6 },
  609. { TDBAH7, TDBAL7, TDLEN7, TDH7, TDT7, 7 },
  610. { TDBAH8, TDBAL8, TDLEN8, TDH8, TDT8, 8 },
  611. { TDBAH9, TDBAL9, TDLEN9, TDH9, TDT9, 9 },
  612. { TDBAH10, TDBAL10, TDLEN10, TDH10, TDT10, 10 },
  613. { TDBAH11, TDBAL11, TDLEN11, TDH11, TDT11, 11 },
  614. { TDBAH12, TDBAL12, TDLEN12, TDH12, TDT12, 12 },
  615. { TDBAH13, TDBAL13, TDLEN13, TDH13, TDT13, 13 },
  616. { TDBAH14, TDBAL14, TDLEN14, TDH14, TDT14, 14 },
  617. { TDBAH15, TDBAL15, TDLEN15, TDH15, TDT15, 15 }
  618. };
  619. assert(idx < ARRAY_SIZE(i));
  620. txr->i = &i[idx];
  621. txr->tx = &core->tx[idx];
  622. }
  623. typedef struct E1000E_RxRing_st {
  624. const E1000E_RingInfo *i;
  625. } E1000E_RxRing;
  626. static inline void
  627. igb_rx_ring_init(IGBCore *core, E1000E_RxRing *rxr, int idx)
  628. {
  629. static const E1000E_RingInfo i[IGB_NUM_QUEUES] = {
  630. { RDBAH0, RDBAL0, RDLEN0, RDH0, RDT0, 0 },
  631. { RDBAH1, RDBAL1, RDLEN1, RDH1, RDT1, 1 },
  632. { RDBAH2, RDBAL2, RDLEN2, RDH2, RDT2, 2 },
  633. { RDBAH3, RDBAL3, RDLEN3, RDH3, RDT3, 3 },
  634. { RDBAH4, RDBAL4, RDLEN4, RDH4, RDT4, 4 },
  635. { RDBAH5, RDBAL5, RDLEN5, RDH5, RDT5, 5 },
  636. { RDBAH6, RDBAL6, RDLEN6, RDH6, RDT6, 6 },
  637. { RDBAH7, RDBAL7, RDLEN7, RDH7, RDT7, 7 },
  638. { RDBAH8, RDBAL8, RDLEN8, RDH8, RDT8, 8 },
  639. { RDBAH9, RDBAL9, RDLEN9, RDH9, RDT9, 9 },
  640. { RDBAH10, RDBAL10, RDLEN10, RDH10, RDT10, 10 },
  641. { RDBAH11, RDBAL11, RDLEN11, RDH11, RDT11, 11 },
  642. { RDBAH12, RDBAL12, RDLEN12, RDH12, RDT12, 12 },
  643. { RDBAH13, RDBAL13, RDLEN13, RDH13, RDT13, 13 },
  644. { RDBAH14, RDBAL14, RDLEN14, RDH14, RDT14, 14 },
  645. { RDBAH15, RDBAL15, RDLEN15, RDH15, RDT15, 15 }
  646. };
  647. assert(idx < ARRAY_SIZE(i));
  648. rxr->i = &i[idx];
  649. }
  650. static uint32_t
  651. igb_txdesc_writeback(IGBCore *core, dma_addr_t base,
  652. union e1000_adv_tx_desc *tx_desc,
  653. const E1000E_RingInfo *txi)
  654. {
  655. PCIDevice *d;
  656. uint32_t cmd_type_len = le32_to_cpu(tx_desc->read.cmd_type_len);
  657. uint64_t tdwba;
  658. tdwba = core->mac[E1000_TDWBAL(txi->idx) >> 2];
  659. tdwba |= (uint64_t)core->mac[E1000_TDWBAH(txi->idx) >> 2] << 32;
  660. if (!(cmd_type_len & E1000_TXD_CMD_RS)) {
  661. return 0;
  662. }
  663. d = pcie_sriov_get_vf_at_index(core->owner, txi->idx % 8);
  664. if (!d) {
  665. d = core->owner;
  666. }
  667. if (tdwba & 1) {
  668. uint32_t buffer = cpu_to_le32(core->mac[txi->dh]);
  669. pci_dma_write(d, tdwba & ~3, &buffer, sizeof(buffer));
  670. } else {
  671. uint32_t status = le32_to_cpu(tx_desc->wb.status) | E1000_TXD_STAT_DD;
  672. tx_desc->wb.status = cpu_to_le32(status);
  673. pci_dma_write(d, base + offsetof(union e1000_adv_tx_desc, wb),
  674. &tx_desc->wb, sizeof(tx_desc->wb));
  675. }
  676. return igb_tx_wb_eic(core, txi->idx);
  677. }
  678. static inline bool
  679. igb_tx_enabled(IGBCore *core, const E1000E_RingInfo *txi)
  680. {
  681. bool vmdq = core->mac[MRQC] & 1;
  682. uint16_t qn = txi->idx;
  683. uint16_t pool = qn % IGB_NUM_VM_POOLS;
  684. return (core->mac[TCTL] & E1000_TCTL_EN) &&
  685. (!vmdq || core->mac[VFTE] & BIT(pool)) &&
  686. (core->mac[TXDCTL0 + (qn * 16)] & E1000_TXDCTL_QUEUE_ENABLE);
  687. }
  688. static void
  689. igb_start_xmit(IGBCore *core, const IGB_TxRing *txr)
  690. {
  691. PCIDevice *d;
  692. dma_addr_t base;
  693. union e1000_adv_tx_desc desc;
  694. const E1000E_RingInfo *txi = txr->i;
  695. uint32_t eic = 0;
  696. if (!igb_tx_enabled(core, txi)) {
  697. trace_e1000e_tx_disabled();
  698. return;
  699. }
  700. d = pcie_sriov_get_vf_at_index(core->owner, txi->idx % 8);
  701. if (!d) {
  702. d = core->owner;
  703. }
  704. net_tx_pkt_reset(txr->tx->tx_pkt, d);
  705. while (!igb_ring_empty(core, txi)) {
  706. base = igb_ring_head_descr(core, txi);
  707. pci_dma_read(d, base, &desc, sizeof(desc));
  708. trace_e1000e_tx_descr((void *)(intptr_t)desc.read.buffer_addr,
  709. desc.read.cmd_type_len, desc.wb.status);
  710. igb_process_tx_desc(core, d, txr->tx, &desc, txi->idx);
  711. igb_ring_advance(core, txi, 1);
  712. eic |= igb_txdesc_writeback(core, base, &desc, txi);
  713. }
  714. if (eic) {
  715. core->mac[EICR] |= eic;
  716. igb_set_interrupt_cause(core, E1000_ICR_TXDW);
  717. }
  718. }
  719. static uint32_t
  720. igb_rxbufsize(IGBCore *core, const E1000E_RingInfo *r)
  721. {
  722. uint32_t srrctl = core->mac[E1000_SRRCTL(r->idx) >> 2];
  723. uint32_t bsizepkt = srrctl & E1000_SRRCTL_BSIZEPKT_MASK;
  724. if (bsizepkt) {
  725. return bsizepkt << E1000_SRRCTL_BSIZEPKT_SHIFT;
  726. }
  727. return e1000x_rxbufsize(core->mac[RCTL]);
  728. }
  729. static bool
  730. igb_has_rxbufs(IGBCore *core, const E1000E_RingInfo *r, size_t total_size)
  731. {
  732. uint32_t bufs = igb_ring_free_descr_num(core, r);
  733. uint32_t bufsize = igb_rxbufsize(core, r);
  734. trace_e1000e_rx_has_buffers(r->idx, bufs, total_size, bufsize);
  735. return total_size <= bufs / (core->rx_desc_len / E1000_MIN_RX_DESC_LEN) *
  736. bufsize;
  737. }
  738. void
  739. igb_start_recv(IGBCore *core)
  740. {
  741. int i;
  742. trace_e1000e_rx_start_recv();
  743. for (i = 0; i <= core->max_queue_num; i++) {
  744. qemu_flush_queued_packets(qemu_get_subqueue(core->owner_nic, i));
  745. }
  746. }
  747. bool
  748. igb_can_receive(IGBCore *core)
  749. {
  750. int i;
  751. if (!e1000x_rx_ready(core->owner, core->mac)) {
  752. return false;
  753. }
  754. for (i = 0; i < IGB_NUM_QUEUES; i++) {
  755. E1000E_RxRing rxr;
  756. if (!(core->mac[RXDCTL0 + (i * 16)] & E1000_RXDCTL_QUEUE_ENABLE)) {
  757. continue;
  758. }
  759. igb_rx_ring_init(core, &rxr, i);
  760. if (igb_ring_enabled(core, rxr.i) && igb_has_rxbufs(core, rxr.i, 1)) {
  761. trace_e1000e_rx_can_recv();
  762. return true;
  763. }
  764. }
  765. trace_e1000e_rx_can_recv_rings_full();
  766. return false;
  767. }
  768. ssize_t
  769. igb_receive(IGBCore *core, const uint8_t *buf, size_t size)
  770. {
  771. const struct iovec iov = {
  772. .iov_base = (uint8_t *)buf,
  773. .iov_len = size
  774. };
  775. return igb_receive_iov(core, &iov, 1);
  776. }
  777. static inline bool
  778. igb_rx_l3_cso_enabled(IGBCore *core)
  779. {
  780. return !!(core->mac[RXCSUM] & E1000_RXCSUM_IPOFLD);
  781. }
  782. static inline bool
  783. igb_rx_l4_cso_enabled(IGBCore *core)
  784. {
  785. return !!(core->mac[RXCSUM] & E1000_RXCSUM_TUOFLD);
  786. }
  787. static bool
  788. igb_rx_is_oversized(IGBCore *core, uint16_t qn, size_t size)
  789. {
  790. uint16_t pool = qn % IGB_NUM_VM_POOLS;
  791. bool lpe = !!(core->mac[VMOLR0 + pool] & E1000_VMOLR_LPE);
  792. int max_ethernet_lpe_size =
  793. core->mac[VMOLR0 + pool] & E1000_VMOLR_RLPML_MASK;
  794. int max_ethernet_vlan_size = 1522;
  795. return size > (lpe ? max_ethernet_lpe_size : max_ethernet_vlan_size);
  796. }
  797. static uint16_t igb_receive_assign(IGBCore *core, const L2Header *l2_header,
  798. size_t size, E1000E_RSSInfo *rss_info,
  799. bool *external_tx)
  800. {
  801. static const int ta_shift[] = { 4, 3, 2, 0 };
  802. const struct eth_header *ehdr = &l2_header->eth;
  803. uint32_t f, ra[2], *macp, rctl = core->mac[RCTL];
  804. uint16_t queues = 0;
  805. uint16_t oversized = 0;
  806. uint16_t vid = be16_to_cpu(l2_header->vlan.h_tci) & VLAN_VID_MASK;
  807. bool accepted = false;
  808. int i;
  809. memset(rss_info, 0, sizeof(E1000E_RSSInfo));
  810. if (external_tx) {
  811. *external_tx = true;
  812. }
  813. if (e1000x_is_vlan_packet(ehdr, core->mac[VET] & 0xffff) &&
  814. e1000x_vlan_rx_filter_enabled(core->mac)) {
  815. uint32_t vfta =
  816. ldl_le_p((uint32_t *)(core->mac + VFTA) +
  817. ((vid >> E1000_VFTA_ENTRY_SHIFT) & E1000_VFTA_ENTRY_MASK));
  818. if ((vfta & (1 << (vid & E1000_VFTA_ENTRY_BIT_SHIFT_MASK))) == 0) {
  819. trace_e1000e_rx_flt_vlan_mismatch(vid);
  820. return queues;
  821. } else {
  822. trace_e1000e_rx_flt_vlan_match(vid);
  823. }
  824. }
  825. if (core->mac[MRQC] & 1) {
  826. if (is_broadcast_ether_addr(ehdr->h_dest)) {
  827. for (i = 0; i < IGB_NUM_VM_POOLS; i++) {
  828. if (core->mac[VMOLR0 + i] & E1000_VMOLR_BAM) {
  829. queues |= BIT(i);
  830. }
  831. }
  832. } else {
  833. for (macp = core->mac + RA; macp < core->mac + RA + 32; macp += 2) {
  834. if (!(macp[1] & E1000_RAH_AV)) {
  835. continue;
  836. }
  837. ra[0] = cpu_to_le32(macp[0]);
  838. ra[1] = cpu_to_le32(macp[1]);
  839. if (!memcmp(ehdr->h_dest, (uint8_t *)ra, ETH_ALEN)) {
  840. queues |= (macp[1] & E1000_RAH_POOL_MASK) / E1000_RAH_POOL_1;
  841. }
  842. }
  843. for (macp = core->mac + RA2; macp < core->mac + RA2 + 16; macp += 2) {
  844. if (!(macp[1] & E1000_RAH_AV)) {
  845. continue;
  846. }
  847. ra[0] = cpu_to_le32(macp[0]);
  848. ra[1] = cpu_to_le32(macp[1]);
  849. if (!memcmp(ehdr->h_dest, (uint8_t *)ra, ETH_ALEN)) {
  850. queues |= (macp[1] & E1000_RAH_POOL_MASK) / E1000_RAH_POOL_1;
  851. }
  852. }
  853. if (!queues) {
  854. macp = core->mac + (is_multicast_ether_addr(ehdr->h_dest) ? MTA : UTA);
  855. f = ta_shift[(rctl >> E1000_RCTL_MO_SHIFT) & 3];
  856. f = (((ehdr->h_dest[5] << 8) | ehdr->h_dest[4]) >> f) & 0xfff;
  857. if (macp[f >> 5] & (1 << (f & 0x1f))) {
  858. for (i = 0; i < IGB_NUM_VM_POOLS; i++) {
  859. if (core->mac[VMOLR0 + i] & E1000_VMOLR_ROMPE) {
  860. queues |= BIT(i);
  861. }
  862. }
  863. }
  864. } else if (is_unicast_ether_addr(ehdr->h_dest) && external_tx) {
  865. *external_tx = false;
  866. }
  867. }
  868. if (e1000x_vlan_rx_filter_enabled(core->mac)) {
  869. uint16_t mask = 0;
  870. if (e1000x_is_vlan_packet(ehdr, core->mac[VET] & 0xffff)) {
  871. for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
  872. if ((core->mac[VLVF0 + i] & E1000_VLVF_VLANID_MASK) == vid &&
  873. (core->mac[VLVF0 + i] & E1000_VLVF_VLANID_ENABLE)) {
  874. uint32_t poolsel = core->mac[VLVF0 + i] & E1000_VLVF_POOLSEL_MASK;
  875. mask |= poolsel >> E1000_VLVF_POOLSEL_SHIFT;
  876. }
  877. }
  878. } else {
  879. for (i = 0; i < IGB_NUM_VM_POOLS; i++) {
  880. if (core->mac[VMOLR0 + i] & E1000_VMOLR_AUPE) {
  881. mask |= BIT(i);
  882. }
  883. }
  884. }
  885. queues &= mask;
  886. }
  887. if (is_unicast_ether_addr(ehdr->h_dest) && !queues && !external_tx &&
  888. !(core->mac[VT_CTL] & E1000_VT_CTL_DISABLE_DEF_POOL)) {
  889. uint32_t def_pl = core->mac[VT_CTL] & E1000_VT_CTL_DEFAULT_POOL_MASK;
  890. queues = BIT(def_pl >> E1000_VT_CTL_DEFAULT_POOL_SHIFT);
  891. }
  892. queues &= core->mac[VFRE];
  893. if (queues) {
  894. for (i = 0; i < IGB_NUM_VM_POOLS; i++) {
  895. if ((queues & BIT(i)) && igb_rx_is_oversized(core, i, size)) {
  896. oversized |= BIT(i);
  897. }
  898. }
  899. /* 8.19.37 increment ROC if packet is oversized for all queues */
  900. if (oversized == queues) {
  901. trace_e1000x_rx_oversized(size);
  902. e1000x_inc_reg_if_not_full(core->mac, ROC);
  903. }
  904. queues &= ~oversized;
  905. }
  906. if (queues) {
  907. igb_rss_parse_packet(core, core->rx_pkt,
  908. external_tx != NULL, rss_info);
  909. /* Sec 8.26.1: PQn = VFn + VQn*8 */
  910. if (rss_info->queue & 1) {
  911. for (i = 0; i < IGB_NUM_VM_POOLS; i++) {
  912. if ((queues & BIT(i)) &&
  913. (core->mac[VMOLR0 + i] & E1000_VMOLR_RSSE)) {
  914. queues |= BIT(i + IGB_NUM_VM_POOLS);
  915. queues &= ~BIT(i);
  916. }
  917. }
  918. }
  919. }
  920. } else {
  921. switch (net_rx_pkt_get_packet_type(core->rx_pkt)) {
  922. case ETH_PKT_UCAST:
  923. if (rctl & E1000_RCTL_UPE) {
  924. accepted = true; /* promiscuous ucast */
  925. }
  926. break;
  927. case ETH_PKT_BCAST:
  928. if (rctl & E1000_RCTL_BAM) {
  929. accepted = true; /* broadcast enabled */
  930. }
  931. break;
  932. case ETH_PKT_MCAST:
  933. if (rctl & E1000_RCTL_MPE) {
  934. accepted = true; /* promiscuous mcast */
  935. }
  936. break;
  937. default:
  938. g_assert_not_reached();
  939. }
  940. if (!accepted) {
  941. accepted = e1000x_rx_group_filter(core->mac, ehdr->h_dest);
  942. }
  943. if (!accepted) {
  944. for (macp = core->mac + RA2; macp < core->mac + RA2 + 16; macp += 2) {
  945. if (!(macp[1] & E1000_RAH_AV)) {
  946. continue;
  947. }
  948. ra[0] = cpu_to_le32(macp[0]);
  949. ra[1] = cpu_to_le32(macp[1]);
  950. if (!memcmp(ehdr->h_dest, (uint8_t *)ra, ETH_ALEN)) {
  951. trace_e1000x_rx_flt_ucast_match((int)(macp - core->mac - RA2) / 2,
  952. MAC_ARG(ehdr->h_dest));
  953. accepted = true;
  954. break;
  955. }
  956. }
  957. }
  958. if (accepted) {
  959. igb_rss_parse_packet(core, core->rx_pkt, false, rss_info);
  960. queues = BIT(rss_info->queue);
  961. }
  962. }
  963. return queues;
  964. }
  965. static inline void
  966. igb_read_lgcy_rx_descr(IGBCore *core, struct e1000_rx_desc *desc,
  967. hwaddr *buff_addr)
  968. {
  969. *buff_addr = le64_to_cpu(desc->buffer_addr);
  970. }
  971. static inline void
  972. igb_read_adv_rx_descr(IGBCore *core, union e1000_adv_rx_desc *desc,
  973. hwaddr *buff_addr)
  974. {
  975. *buff_addr = le64_to_cpu(desc->read.pkt_addr);
  976. }
  977. static inline void
  978. igb_read_rx_descr(IGBCore *core, union e1000_rx_desc_union *desc,
  979. hwaddr *buff_addr)
  980. {
  981. if (igb_rx_use_legacy_descriptor(core)) {
  982. igb_read_lgcy_rx_descr(core, &desc->legacy, buff_addr);
  983. } else {
  984. igb_read_adv_rx_descr(core, &desc->adv, buff_addr);
  985. }
  986. }
  987. static void
  988. igb_verify_csum_in_sw(IGBCore *core,
  989. struct NetRxPkt *pkt,
  990. uint32_t *status_flags,
  991. EthL4HdrProto l4hdr_proto)
  992. {
  993. bool csum_valid;
  994. uint32_t csum_error;
  995. if (igb_rx_l3_cso_enabled(core)) {
  996. if (!net_rx_pkt_validate_l3_csum(pkt, &csum_valid)) {
  997. trace_e1000e_rx_metadata_l3_csum_validation_failed();
  998. } else {
  999. csum_error = csum_valid ? 0 : E1000_RXDEXT_STATERR_IPE;
  1000. *status_flags |= E1000_RXD_STAT_IPCS | csum_error;
  1001. }
  1002. } else {
  1003. trace_e1000e_rx_metadata_l3_cso_disabled();
  1004. }
  1005. if (!igb_rx_l4_cso_enabled(core)) {
  1006. trace_e1000e_rx_metadata_l4_cso_disabled();
  1007. return;
  1008. }
  1009. if (!net_rx_pkt_validate_l4_csum(pkt, &csum_valid)) {
  1010. trace_e1000e_rx_metadata_l4_csum_validation_failed();
  1011. return;
  1012. }
  1013. csum_error = csum_valid ? 0 : E1000_RXDEXT_STATERR_TCPE;
  1014. *status_flags |= E1000_RXD_STAT_TCPCS | csum_error;
  1015. if (l4hdr_proto == ETH_L4_HDR_PROTO_UDP) {
  1016. *status_flags |= E1000_RXD_STAT_UDPCS;
  1017. }
  1018. }
  1019. static void
  1020. igb_build_rx_metadata(IGBCore *core,
  1021. struct NetRxPkt *pkt,
  1022. bool is_eop,
  1023. const E1000E_RSSInfo *rss_info,
  1024. uint16_t *pkt_info, uint16_t *hdr_info,
  1025. uint32_t *rss,
  1026. uint32_t *status_flags,
  1027. uint16_t *ip_id,
  1028. uint16_t *vlan_tag)
  1029. {
  1030. struct virtio_net_hdr *vhdr;
  1031. bool hasip4, hasip6;
  1032. EthL4HdrProto l4hdr_proto;
  1033. *status_flags = E1000_RXD_STAT_DD;
  1034. /* No additional metadata needed for non-EOP descriptors */
  1035. /* TODO: EOP apply only to status so don't skip whole function. */
  1036. if (!is_eop) {
  1037. goto func_exit;
  1038. }
  1039. *status_flags |= E1000_RXD_STAT_EOP;
  1040. net_rx_pkt_get_protocols(pkt, &hasip4, &hasip6, &l4hdr_proto);
  1041. trace_e1000e_rx_metadata_protocols(hasip4, hasip6, l4hdr_proto);
  1042. /* VLAN state */
  1043. if (net_rx_pkt_is_vlan_stripped(pkt)) {
  1044. *status_flags |= E1000_RXD_STAT_VP;
  1045. *vlan_tag = cpu_to_le16(net_rx_pkt_get_vlan_tag(pkt));
  1046. trace_e1000e_rx_metadata_vlan(*vlan_tag);
  1047. }
  1048. /* Packet parsing results */
  1049. if ((core->mac[RXCSUM] & E1000_RXCSUM_PCSD) != 0) {
  1050. if (rss_info->enabled) {
  1051. *rss = cpu_to_le32(rss_info->hash);
  1052. trace_igb_rx_metadata_rss(*rss);
  1053. }
  1054. } else if (hasip4) {
  1055. *status_flags |= E1000_RXD_STAT_IPIDV;
  1056. *ip_id = cpu_to_le16(net_rx_pkt_get_ip_id(pkt));
  1057. trace_e1000e_rx_metadata_ip_id(*ip_id);
  1058. }
  1059. if (l4hdr_proto == ETH_L4_HDR_PROTO_TCP && net_rx_pkt_is_tcp_ack(pkt)) {
  1060. *status_flags |= E1000_RXD_STAT_ACK;
  1061. trace_e1000e_rx_metadata_ack();
  1062. }
  1063. if (pkt_info) {
  1064. *pkt_info = rss_info->enabled ? rss_info->type : 0;
  1065. if (hasip4) {
  1066. *pkt_info |= E1000_ADVRXD_PKT_IP4;
  1067. }
  1068. if (hasip6) {
  1069. *pkt_info |= E1000_ADVRXD_PKT_IP6;
  1070. }
  1071. switch (l4hdr_proto) {
  1072. case ETH_L4_HDR_PROTO_TCP:
  1073. *pkt_info |= E1000_ADVRXD_PKT_TCP;
  1074. break;
  1075. case ETH_L4_HDR_PROTO_UDP:
  1076. *pkt_info |= E1000_ADVRXD_PKT_UDP;
  1077. break;
  1078. default:
  1079. break;
  1080. }
  1081. }
  1082. if (hdr_info) {
  1083. *hdr_info = 0;
  1084. }
  1085. /* RX CSO information */
  1086. if (hasip6 && (core->mac[RFCTL] & E1000_RFCTL_IPV6_XSUM_DIS)) {
  1087. trace_e1000e_rx_metadata_ipv6_sum_disabled();
  1088. goto func_exit;
  1089. }
  1090. vhdr = net_rx_pkt_get_vhdr(pkt);
  1091. if (!(vhdr->flags & VIRTIO_NET_HDR_F_DATA_VALID) &&
  1092. !(vhdr->flags & VIRTIO_NET_HDR_F_NEEDS_CSUM)) {
  1093. trace_e1000e_rx_metadata_virthdr_no_csum_info();
  1094. igb_verify_csum_in_sw(core, pkt, status_flags, l4hdr_proto);
  1095. goto func_exit;
  1096. }
  1097. if (igb_rx_l3_cso_enabled(core)) {
  1098. *status_flags |= hasip4 ? E1000_RXD_STAT_IPCS : 0;
  1099. } else {
  1100. trace_e1000e_rx_metadata_l3_cso_disabled();
  1101. }
  1102. if (igb_rx_l4_cso_enabled(core)) {
  1103. switch (l4hdr_proto) {
  1104. case ETH_L4_HDR_PROTO_TCP:
  1105. *status_flags |= E1000_RXD_STAT_TCPCS;
  1106. break;
  1107. case ETH_L4_HDR_PROTO_UDP:
  1108. *status_flags |= E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS;
  1109. break;
  1110. default:
  1111. goto func_exit;
  1112. }
  1113. } else {
  1114. trace_e1000e_rx_metadata_l4_cso_disabled();
  1115. }
  1116. trace_e1000e_rx_metadata_status_flags(*status_flags);
  1117. func_exit:
  1118. *status_flags = cpu_to_le32(*status_flags);
  1119. }
  1120. static inline void
  1121. igb_write_lgcy_rx_descr(IGBCore *core, struct e1000_rx_desc *desc,
  1122. struct NetRxPkt *pkt,
  1123. const E1000E_RSSInfo *rss_info,
  1124. uint16_t length)
  1125. {
  1126. uint32_t status_flags, rss;
  1127. uint16_t ip_id;
  1128. assert(!rss_info->enabled);
  1129. desc->length = cpu_to_le16(length);
  1130. desc->csum = 0;
  1131. igb_build_rx_metadata(core, pkt, pkt != NULL,
  1132. rss_info,
  1133. NULL, NULL, &rss,
  1134. &status_flags, &ip_id,
  1135. &desc->special);
  1136. desc->errors = (uint8_t) (le32_to_cpu(status_flags) >> 24);
  1137. desc->status = (uint8_t) le32_to_cpu(status_flags);
  1138. }
  1139. static inline void
  1140. igb_write_adv_rx_descr(IGBCore *core, union e1000_adv_rx_desc *desc,
  1141. struct NetRxPkt *pkt,
  1142. const E1000E_RSSInfo *rss_info,
  1143. uint16_t length)
  1144. {
  1145. memset(&desc->wb, 0, sizeof(desc->wb));
  1146. desc->wb.upper.length = cpu_to_le16(length);
  1147. igb_build_rx_metadata(core, pkt, pkt != NULL,
  1148. rss_info,
  1149. &desc->wb.lower.lo_dword.pkt_info,
  1150. &desc->wb.lower.lo_dword.hdr_info,
  1151. &desc->wb.lower.hi_dword.rss,
  1152. &desc->wb.upper.status_error,
  1153. &desc->wb.lower.hi_dword.csum_ip.ip_id,
  1154. &desc->wb.upper.vlan);
  1155. }
  1156. static inline void
  1157. igb_write_rx_descr(IGBCore *core, union e1000_rx_desc_union *desc,
  1158. struct NetRxPkt *pkt, const E1000E_RSSInfo *rss_info, uint16_t length)
  1159. {
  1160. if (igb_rx_use_legacy_descriptor(core)) {
  1161. igb_write_lgcy_rx_descr(core, &desc->legacy, pkt, rss_info, length);
  1162. } else {
  1163. igb_write_adv_rx_descr(core, &desc->adv, pkt, rss_info, length);
  1164. }
  1165. }
  1166. static inline void
  1167. igb_pci_dma_write_rx_desc(IGBCore *core, PCIDevice *dev, dma_addr_t addr,
  1168. union e1000_rx_desc_union *desc, dma_addr_t len)
  1169. {
  1170. if (igb_rx_use_legacy_descriptor(core)) {
  1171. struct e1000_rx_desc *d = &desc->legacy;
  1172. size_t offset = offsetof(struct e1000_rx_desc, status);
  1173. uint8_t status = d->status;
  1174. d->status &= ~E1000_RXD_STAT_DD;
  1175. pci_dma_write(dev, addr, desc, len);
  1176. if (status & E1000_RXD_STAT_DD) {
  1177. d->status = status;
  1178. pci_dma_write(dev, addr + offset, &status, sizeof(status));
  1179. }
  1180. } else {
  1181. union e1000_adv_rx_desc *d = &desc->adv;
  1182. size_t offset =
  1183. offsetof(union e1000_adv_rx_desc, wb.upper.status_error);
  1184. uint32_t status = d->wb.upper.status_error;
  1185. d->wb.upper.status_error &= ~E1000_RXD_STAT_DD;
  1186. pci_dma_write(dev, addr, desc, len);
  1187. if (status & E1000_RXD_STAT_DD) {
  1188. d->wb.upper.status_error = status;
  1189. pci_dma_write(dev, addr + offset, &status, sizeof(status));
  1190. }
  1191. }
  1192. }
  1193. static void
  1194. igb_write_to_rx_buffers(IGBCore *core,
  1195. PCIDevice *d,
  1196. hwaddr ba,
  1197. uint16_t *written,
  1198. const char *data,
  1199. dma_addr_t data_len)
  1200. {
  1201. trace_igb_rx_desc_buff_write(ba, *written, data, data_len);
  1202. pci_dma_write(d, ba + *written, data, data_len);
  1203. *written += data_len;
  1204. }
  1205. static void
  1206. igb_update_rx_stats(IGBCore *core, const E1000E_RingInfo *rxi,
  1207. size_t pkt_size, size_t pkt_fcs_size)
  1208. {
  1209. eth_pkt_types_e pkt_type = net_rx_pkt_get_packet_type(core->rx_pkt);
  1210. e1000x_update_rx_total_stats(core->mac, pkt_type, pkt_size, pkt_fcs_size);
  1211. if (core->mac[MRQC] & 1) {
  1212. uint16_t pool = rxi->idx % IGB_NUM_VM_POOLS;
  1213. core->mac[PVFGORC0 + (pool * 64)] += pkt_size + 4;
  1214. core->mac[PVFGPRC0 + (pool * 64)]++;
  1215. if (pkt_type == ETH_PKT_MCAST) {
  1216. core->mac[PVFMPRC0 + (pool * 64)]++;
  1217. }
  1218. }
  1219. }
  1220. static inline bool
  1221. igb_rx_descr_threshold_hit(IGBCore *core, const E1000E_RingInfo *rxi)
  1222. {
  1223. return igb_ring_free_descr_num(core, rxi) ==
  1224. ((core->mac[E1000_SRRCTL(rxi->idx) >> 2] >> 20) & 31) * 16;
  1225. }
  1226. static void
  1227. igb_write_packet_to_guest(IGBCore *core, struct NetRxPkt *pkt,
  1228. const E1000E_RxRing *rxr,
  1229. const E1000E_RSSInfo *rss_info)
  1230. {
  1231. PCIDevice *d;
  1232. dma_addr_t base;
  1233. union e1000_rx_desc_union desc;
  1234. size_t desc_size;
  1235. size_t desc_offset = 0;
  1236. size_t iov_ofs = 0;
  1237. struct iovec *iov = net_rx_pkt_get_iovec(pkt);
  1238. size_t size = net_rx_pkt_get_total_len(pkt);
  1239. size_t total_size = size + e1000x_fcs_len(core->mac);
  1240. const E1000E_RingInfo *rxi = rxr->i;
  1241. size_t bufsize = igb_rxbufsize(core, rxi);
  1242. d = pcie_sriov_get_vf_at_index(core->owner, rxi->idx % 8);
  1243. if (!d) {
  1244. d = core->owner;
  1245. }
  1246. do {
  1247. hwaddr ba;
  1248. uint16_t written = 0;
  1249. bool is_last = false;
  1250. desc_size = total_size - desc_offset;
  1251. if (desc_size > bufsize) {
  1252. desc_size = bufsize;
  1253. }
  1254. if (igb_ring_empty(core, rxi)) {
  1255. return;
  1256. }
  1257. base = igb_ring_head_descr(core, rxi);
  1258. pci_dma_read(d, base, &desc, core->rx_desc_len);
  1259. trace_e1000e_rx_descr(rxi->idx, base, core->rx_desc_len);
  1260. igb_read_rx_descr(core, &desc, &ba);
  1261. if (ba) {
  1262. if (desc_offset < size) {
  1263. static const uint32_t fcs_pad;
  1264. size_t iov_copy;
  1265. size_t copy_size = size - desc_offset;
  1266. if (copy_size > bufsize) {
  1267. copy_size = bufsize;
  1268. }
  1269. /* Copy packet payload */
  1270. while (copy_size) {
  1271. iov_copy = MIN(copy_size, iov->iov_len - iov_ofs);
  1272. igb_write_to_rx_buffers(core, d, ba, &written,
  1273. iov->iov_base + iov_ofs, iov_copy);
  1274. copy_size -= iov_copy;
  1275. iov_ofs += iov_copy;
  1276. if (iov_ofs == iov->iov_len) {
  1277. iov++;
  1278. iov_ofs = 0;
  1279. }
  1280. }
  1281. if (desc_offset + desc_size >= total_size) {
  1282. /* Simulate FCS checksum presence in the last descriptor */
  1283. igb_write_to_rx_buffers(core, d, ba, &written,
  1284. (const char *) &fcs_pad, e1000x_fcs_len(core->mac));
  1285. }
  1286. }
  1287. } else { /* as per intel docs; skip descriptors with null buf addr */
  1288. trace_e1000e_rx_null_descriptor();
  1289. }
  1290. desc_offset += desc_size;
  1291. if (desc_offset >= total_size) {
  1292. is_last = true;
  1293. }
  1294. igb_write_rx_descr(core, &desc, is_last ? core->rx_pkt : NULL,
  1295. rss_info, written);
  1296. igb_pci_dma_write_rx_desc(core, d, base, &desc, core->rx_desc_len);
  1297. igb_ring_advance(core, rxi, core->rx_desc_len / E1000_MIN_RX_DESC_LEN);
  1298. } while (desc_offset < total_size);
  1299. igb_update_rx_stats(core, rxi, size, total_size);
  1300. }
  1301. static bool
  1302. igb_rx_strip_vlan(IGBCore *core, const E1000E_RingInfo *rxi)
  1303. {
  1304. if (core->mac[MRQC] & 1) {
  1305. uint16_t pool = rxi->idx % IGB_NUM_VM_POOLS;
  1306. /* Sec 7.10.3.8: CTRL.VME is ignored, only VMOLR/RPLOLR is used */
  1307. return (net_rx_pkt_get_packet_type(core->rx_pkt) == ETH_PKT_MCAST) ?
  1308. core->mac[RPLOLR] & E1000_RPLOLR_STRVLAN :
  1309. core->mac[VMOLR0 + pool] & E1000_VMOLR_STRVLAN;
  1310. }
  1311. return e1000x_vlan_enabled(core->mac);
  1312. }
  1313. static inline void
  1314. igb_rx_fix_l4_csum(IGBCore *core, struct NetRxPkt *pkt)
  1315. {
  1316. struct virtio_net_hdr *vhdr = net_rx_pkt_get_vhdr(pkt);
  1317. if (vhdr->flags & VIRTIO_NET_HDR_F_NEEDS_CSUM) {
  1318. net_rx_pkt_fix_l4_csum(pkt);
  1319. }
  1320. }
  1321. ssize_t
  1322. igb_receive_iov(IGBCore *core, const struct iovec *iov, int iovcnt)
  1323. {
  1324. return igb_receive_internal(core, iov, iovcnt, core->has_vnet, NULL);
  1325. }
  1326. static ssize_t
  1327. igb_receive_internal(IGBCore *core, const struct iovec *iov, int iovcnt,
  1328. bool has_vnet, bool *external_tx)
  1329. {
  1330. uint16_t queues = 0;
  1331. uint32_t n = 0;
  1332. union {
  1333. L2Header l2_header;
  1334. uint8_t octets[ETH_ZLEN];
  1335. } buf;
  1336. struct iovec min_iov;
  1337. size_t size, orig_size;
  1338. size_t iov_ofs = 0;
  1339. E1000E_RxRing rxr;
  1340. E1000E_RSSInfo rss_info;
  1341. size_t total_size;
  1342. int i;
  1343. trace_e1000e_rx_receive_iov(iovcnt);
  1344. if (external_tx) {
  1345. *external_tx = true;
  1346. }
  1347. if (!e1000x_hw_rx_enabled(core->mac)) {
  1348. return -1;
  1349. }
  1350. /* Pull virtio header in */
  1351. if (has_vnet) {
  1352. net_rx_pkt_set_vhdr_iovec(core->rx_pkt, iov, iovcnt);
  1353. iov_ofs = sizeof(struct virtio_net_hdr);
  1354. } else {
  1355. net_rx_pkt_unset_vhdr(core->rx_pkt);
  1356. }
  1357. orig_size = iov_size(iov, iovcnt);
  1358. size = orig_size - iov_ofs;
  1359. /* Pad to minimum Ethernet frame length */
  1360. if (size < sizeof(buf)) {
  1361. iov_to_buf(iov, iovcnt, iov_ofs, &buf, size);
  1362. memset(&buf.octets[size], 0, sizeof(buf) - size);
  1363. e1000x_inc_reg_if_not_full(core->mac, RUC);
  1364. min_iov.iov_base = &buf;
  1365. min_iov.iov_len = size = sizeof(buf);
  1366. iovcnt = 1;
  1367. iov = &min_iov;
  1368. iov_ofs = 0;
  1369. } else {
  1370. iov_to_buf(iov, iovcnt, iov_ofs, &buf, sizeof(buf.l2_header));
  1371. }
  1372. /* Discard oversized packets if !LPE and !SBP. */
  1373. if (e1000x_is_oversized(core->mac, size)) {
  1374. return orig_size;
  1375. }
  1376. net_rx_pkt_set_packet_type(core->rx_pkt,
  1377. get_eth_packet_type(&buf.l2_header.eth));
  1378. net_rx_pkt_set_protocols(core->rx_pkt, iov, iovcnt, iov_ofs);
  1379. queues = igb_receive_assign(core, &buf.l2_header, size,
  1380. &rss_info, external_tx);
  1381. if (!queues) {
  1382. trace_e1000e_rx_flt_dropped();
  1383. return orig_size;
  1384. }
  1385. for (i = 0; i < IGB_NUM_QUEUES; i++) {
  1386. if (!(queues & BIT(i)) ||
  1387. !(core->mac[RXDCTL0 + (i * 16)] & E1000_RXDCTL_QUEUE_ENABLE)) {
  1388. continue;
  1389. }
  1390. igb_rx_ring_init(core, &rxr, i);
  1391. net_rx_pkt_attach_iovec_ex(core->rx_pkt, iov, iovcnt, iov_ofs,
  1392. igb_rx_strip_vlan(core, rxr.i),
  1393. core->mac[VET] & 0xffff);
  1394. total_size = net_rx_pkt_get_total_len(core->rx_pkt) +
  1395. e1000x_fcs_len(core->mac);
  1396. if (!igb_has_rxbufs(core, rxr.i, total_size)) {
  1397. n |= E1000_ICS_RXO;
  1398. trace_e1000e_rx_not_written_to_guest(rxr.i->idx);
  1399. continue;
  1400. }
  1401. n |= E1000_ICR_RXDW;
  1402. igb_rx_fix_l4_csum(core, core->rx_pkt);
  1403. igb_write_packet_to_guest(core, core->rx_pkt, &rxr, &rss_info);
  1404. /* Check if receive descriptor minimum threshold hit */
  1405. if (igb_rx_descr_threshold_hit(core, rxr.i)) {
  1406. n |= E1000_ICS_RXDMT0;
  1407. }
  1408. core->mac[EICR] |= igb_rx_wb_eic(core, rxr.i->idx);
  1409. trace_e1000e_rx_written_to_guest(rxr.i->idx);
  1410. }
  1411. trace_e1000e_rx_interrupt_set(n);
  1412. igb_set_interrupt_cause(core, n);
  1413. return orig_size;
  1414. }
  1415. static inline bool
  1416. igb_have_autoneg(IGBCore *core)
  1417. {
  1418. return core->phy[MII_BMCR] & MII_BMCR_AUTOEN;
  1419. }
  1420. static void igb_update_flowctl_status(IGBCore *core)
  1421. {
  1422. if (igb_have_autoneg(core) && core->phy[MII_BMSR] & MII_BMSR_AN_COMP) {
  1423. trace_e1000e_link_autoneg_flowctl(true);
  1424. core->mac[CTRL] |= E1000_CTRL_TFCE | E1000_CTRL_RFCE;
  1425. } else {
  1426. trace_e1000e_link_autoneg_flowctl(false);
  1427. }
  1428. }
  1429. static inline void
  1430. igb_link_down(IGBCore *core)
  1431. {
  1432. e1000x_update_regs_on_link_down(core->mac, core->phy);
  1433. igb_update_flowctl_status(core);
  1434. }
  1435. static inline void
  1436. igb_set_phy_ctrl(IGBCore *core, uint16_t val)
  1437. {
  1438. /* bits 0-5 reserved; MII_BMCR_[ANRESTART,RESET] are self clearing */
  1439. core->phy[MII_BMCR] = val & ~(0x3f | MII_BMCR_RESET | MII_BMCR_ANRESTART);
  1440. if ((val & MII_BMCR_ANRESTART) && igb_have_autoneg(core)) {
  1441. e1000x_restart_autoneg(core->mac, core->phy, core->autoneg_timer);
  1442. }
  1443. }
  1444. void igb_core_set_link_status(IGBCore *core)
  1445. {
  1446. NetClientState *nc = qemu_get_queue(core->owner_nic);
  1447. uint32_t old_status = core->mac[STATUS];
  1448. trace_e1000e_link_status_changed(nc->link_down ? false : true);
  1449. if (nc->link_down) {
  1450. e1000x_update_regs_on_link_down(core->mac, core->phy);
  1451. } else {
  1452. if (igb_have_autoneg(core) &&
  1453. !(core->phy[MII_BMSR] & MII_BMSR_AN_COMP)) {
  1454. e1000x_restart_autoneg(core->mac, core->phy,
  1455. core->autoneg_timer);
  1456. } else {
  1457. e1000x_update_regs_on_link_up(core->mac, core->phy);
  1458. igb_start_recv(core);
  1459. }
  1460. }
  1461. if (core->mac[STATUS] != old_status) {
  1462. igb_set_interrupt_cause(core, E1000_ICR_LSC);
  1463. }
  1464. }
  1465. static void
  1466. igb_set_ctrl(IGBCore *core, int index, uint32_t val)
  1467. {
  1468. trace_e1000e_core_ctrl_write(index, val);
  1469. /* RST is self clearing */
  1470. core->mac[CTRL] = val & ~E1000_CTRL_RST;
  1471. core->mac[CTRL_DUP] = core->mac[CTRL];
  1472. trace_e1000e_link_set_params(
  1473. !!(val & E1000_CTRL_ASDE),
  1474. (val & E1000_CTRL_SPD_SEL) >> E1000_CTRL_SPD_SHIFT,
  1475. !!(val & E1000_CTRL_FRCSPD),
  1476. !!(val & E1000_CTRL_FRCDPX),
  1477. !!(val & E1000_CTRL_RFCE),
  1478. !!(val & E1000_CTRL_TFCE));
  1479. if (val & E1000_CTRL_RST) {
  1480. trace_e1000e_core_ctrl_sw_reset();
  1481. igb_reset(core, true);
  1482. }
  1483. if (val & E1000_CTRL_PHY_RST) {
  1484. trace_e1000e_core_ctrl_phy_reset();
  1485. core->mac[STATUS] |= E1000_STATUS_PHYRA;
  1486. }
  1487. }
  1488. static void
  1489. igb_set_rfctl(IGBCore *core, int index, uint32_t val)
  1490. {
  1491. trace_e1000e_rx_set_rfctl(val);
  1492. if (!(val & E1000_RFCTL_ISCSI_DIS)) {
  1493. trace_e1000e_wrn_iscsi_filtering_not_supported();
  1494. }
  1495. if (!(val & E1000_RFCTL_NFSW_DIS)) {
  1496. trace_e1000e_wrn_nfsw_filtering_not_supported();
  1497. }
  1498. if (!(val & E1000_RFCTL_NFSR_DIS)) {
  1499. trace_e1000e_wrn_nfsr_filtering_not_supported();
  1500. }
  1501. core->mac[RFCTL] = val;
  1502. }
  1503. static void
  1504. igb_calc_rxdesclen(IGBCore *core)
  1505. {
  1506. if (igb_rx_use_legacy_descriptor(core)) {
  1507. core->rx_desc_len = sizeof(struct e1000_rx_desc);
  1508. } else {
  1509. core->rx_desc_len = sizeof(union e1000_adv_rx_desc);
  1510. }
  1511. trace_e1000e_rx_desc_len(core->rx_desc_len);
  1512. }
  1513. static void
  1514. igb_set_rx_control(IGBCore *core, int index, uint32_t val)
  1515. {
  1516. core->mac[RCTL] = val;
  1517. trace_e1000e_rx_set_rctl(core->mac[RCTL]);
  1518. if (val & E1000_RCTL_DTYP_MASK) {
  1519. qemu_log_mask(LOG_GUEST_ERROR,
  1520. "igb: RCTL.DTYP must be zero for compatibility");
  1521. }
  1522. if (val & E1000_RCTL_EN) {
  1523. igb_calc_rxdesclen(core);
  1524. igb_start_recv(core);
  1525. }
  1526. }
  1527. static inline void
  1528. igb_clear_ims_bits(IGBCore *core, uint32_t bits)
  1529. {
  1530. trace_e1000e_irq_clear_ims(bits, core->mac[IMS], core->mac[IMS] & ~bits);
  1531. core->mac[IMS] &= ~bits;
  1532. }
  1533. static inline bool
  1534. igb_postpone_interrupt(IGBIntrDelayTimer *timer)
  1535. {
  1536. if (timer->running) {
  1537. trace_e1000e_irq_postponed_by_xitr(timer->delay_reg << 2);
  1538. return true;
  1539. }
  1540. if (timer->core->mac[timer->delay_reg] != 0) {
  1541. igb_intrmgr_rearm_timer(timer);
  1542. }
  1543. return false;
  1544. }
  1545. static inline bool
  1546. igb_eitr_should_postpone(IGBCore *core, int idx)
  1547. {
  1548. return igb_postpone_interrupt(&core->eitr[idx]);
  1549. }
  1550. static void igb_send_msix(IGBCore *core)
  1551. {
  1552. uint32_t causes = core->mac[EICR] & core->mac[EIMS];
  1553. uint32_t effective_eiac;
  1554. int vector;
  1555. for (vector = 0; vector < IGB_INTR_NUM; ++vector) {
  1556. if ((causes & BIT(vector)) && !igb_eitr_should_postpone(core, vector)) {
  1557. trace_e1000e_irq_msix_notify_vec(vector);
  1558. igb_msix_notify(core, vector);
  1559. trace_e1000e_irq_icr_clear_eiac(core->mac[EICR], core->mac[EIAC]);
  1560. effective_eiac = core->mac[EIAC] & BIT(vector);
  1561. core->mac[EICR] &= ~effective_eiac;
  1562. }
  1563. }
  1564. }
  1565. static inline void
  1566. igb_fix_icr_asserted(IGBCore *core)
  1567. {
  1568. core->mac[ICR] &= ~E1000_ICR_ASSERTED;
  1569. if (core->mac[ICR]) {
  1570. core->mac[ICR] |= E1000_ICR_ASSERTED;
  1571. }
  1572. trace_e1000e_irq_fix_icr_asserted(core->mac[ICR]);
  1573. }
  1574. static void
  1575. igb_update_interrupt_state(IGBCore *core)
  1576. {
  1577. uint32_t icr;
  1578. uint32_t causes;
  1579. uint32_t int_alloc;
  1580. icr = core->mac[ICR] & core->mac[IMS];
  1581. if (msix_enabled(core->owner)) {
  1582. if (icr) {
  1583. causes = 0;
  1584. if (icr & E1000_ICR_DRSTA) {
  1585. int_alloc = core->mac[IVAR_MISC] & 0xff;
  1586. if (int_alloc & E1000_IVAR_VALID) {
  1587. causes |= BIT(int_alloc & 0x1f);
  1588. }
  1589. }
  1590. /* Check if other bits (excluding the TCP Timer) are enabled. */
  1591. if (icr & ~E1000_ICR_DRSTA) {
  1592. int_alloc = (core->mac[IVAR_MISC] >> 8) & 0xff;
  1593. if (int_alloc & E1000_IVAR_VALID) {
  1594. causes |= BIT(int_alloc & 0x1f);
  1595. }
  1596. trace_e1000e_irq_add_msi_other(core->mac[EICR]);
  1597. }
  1598. core->mac[EICR] |= causes;
  1599. }
  1600. if ((core->mac[EICR] & core->mac[EIMS])) {
  1601. igb_send_msix(core);
  1602. }
  1603. } else {
  1604. igb_fix_icr_asserted(core);
  1605. if (icr) {
  1606. core->mac[EICR] |= (icr & E1000_ICR_DRSTA) | E1000_EICR_OTHER;
  1607. } else {
  1608. core->mac[EICR] &= ~E1000_EICR_OTHER;
  1609. }
  1610. trace_e1000e_irq_pending_interrupts(core->mac[ICR] & core->mac[IMS],
  1611. core->mac[ICR], core->mac[IMS]);
  1612. if (msi_enabled(core->owner)) {
  1613. if (icr) {
  1614. msi_notify(core->owner, 0);
  1615. }
  1616. } else {
  1617. if (icr) {
  1618. igb_raise_legacy_irq(core);
  1619. } else {
  1620. igb_lower_legacy_irq(core);
  1621. }
  1622. }
  1623. }
  1624. }
  1625. static void
  1626. igb_set_interrupt_cause(IGBCore *core, uint32_t val)
  1627. {
  1628. trace_e1000e_irq_set_cause_entry(val, core->mac[ICR]);
  1629. core->mac[ICR] |= val;
  1630. trace_e1000e_irq_set_cause_exit(val, core->mac[ICR]);
  1631. igb_update_interrupt_state(core);
  1632. }
  1633. static void igb_set_eics(IGBCore *core, int index, uint32_t val)
  1634. {
  1635. bool msix = !!(core->mac[GPIE] & E1000_GPIE_MSIX_MODE);
  1636. trace_igb_irq_write_eics(val, msix);
  1637. core->mac[EICS] |=
  1638. val & (msix ? E1000_EICR_MSIX_MASK : E1000_EICR_LEGACY_MASK);
  1639. /*
  1640. * TODO: Move to igb_update_interrupt_state if EICS is modified in other
  1641. * places.
  1642. */
  1643. core->mac[EICR] = core->mac[EICS];
  1644. igb_update_interrupt_state(core);
  1645. }
  1646. static void igb_set_eims(IGBCore *core, int index, uint32_t val)
  1647. {
  1648. bool msix = !!(core->mac[GPIE] & E1000_GPIE_MSIX_MODE);
  1649. trace_igb_irq_write_eims(val, msix);
  1650. core->mac[EIMS] |=
  1651. val & (msix ? E1000_EICR_MSIX_MASK : E1000_EICR_LEGACY_MASK);
  1652. igb_update_interrupt_state(core);
  1653. }
  1654. static void mailbox_interrupt_to_vf(IGBCore *core, uint16_t vfn)
  1655. {
  1656. uint32_t ent = core->mac[VTIVAR_MISC + vfn];
  1657. if ((ent & E1000_IVAR_VALID)) {
  1658. core->mac[EICR] |= (ent & 0x3) << (22 - vfn * IGBVF_MSIX_VEC_NUM);
  1659. igb_update_interrupt_state(core);
  1660. }
  1661. }
  1662. static void mailbox_interrupt_to_pf(IGBCore *core)
  1663. {
  1664. igb_set_interrupt_cause(core, E1000_ICR_VMMB);
  1665. }
  1666. static void igb_set_pfmailbox(IGBCore *core, int index, uint32_t val)
  1667. {
  1668. uint16_t vfn = index - P2VMAILBOX0;
  1669. trace_igb_set_pfmailbox(vfn, val);
  1670. if (val & E1000_P2VMAILBOX_STS) {
  1671. core->mac[V2PMAILBOX0 + vfn] |= E1000_V2PMAILBOX_PFSTS;
  1672. mailbox_interrupt_to_vf(core, vfn);
  1673. }
  1674. if (val & E1000_P2VMAILBOX_ACK) {
  1675. core->mac[V2PMAILBOX0 + vfn] |= E1000_V2PMAILBOX_PFACK;
  1676. mailbox_interrupt_to_vf(core, vfn);
  1677. }
  1678. /* Buffer Taken by PF (can be set only if the VFU is cleared). */
  1679. if (val & E1000_P2VMAILBOX_PFU) {
  1680. if (!(core->mac[index] & E1000_P2VMAILBOX_VFU)) {
  1681. core->mac[index] |= E1000_P2VMAILBOX_PFU;
  1682. core->mac[V2PMAILBOX0 + vfn] |= E1000_V2PMAILBOX_PFU;
  1683. }
  1684. } else {
  1685. core->mac[index] &= ~E1000_P2VMAILBOX_PFU;
  1686. core->mac[V2PMAILBOX0 + vfn] &= ~E1000_V2PMAILBOX_PFU;
  1687. }
  1688. if (val & E1000_P2VMAILBOX_RVFU) {
  1689. core->mac[V2PMAILBOX0 + vfn] &= ~E1000_V2PMAILBOX_VFU;
  1690. core->mac[MBVFICR] &= ~((E1000_MBVFICR_VFACK_VF1 << vfn) |
  1691. (E1000_MBVFICR_VFREQ_VF1 << vfn));
  1692. }
  1693. }
  1694. static void igb_set_vfmailbox(IGBCore *core, int index, uint32_t val)
  1695. {
  1696. uint16_t vfn = index - V2PMAILBOX0;
  1697. trace_igb_set_vfmailbox(vfn, val);
  1698. if (val & E1000_V2PMAILBOX_REQ) {
  1699. core->mac[MBVFICR] |= E1000_MBVFICR_VFREQ_VF1 << vfn;
  1700. mailbox_interrupt_to_pf(core);
  1701. }
  1702. if (val & E1000_V2PMAILBOX_ACK) {
  1703. core->mac[MBVFICR] |= E1000_MBVFICR_VFACK_VF1 << vfn;
  1704. mailbox_interrupt_to_pf(core);
  1705. }
  1706. /* Buffer Taken by VF (can be set only if the PFU is cleared). */
  1707. if (val & E1000_V2PMAILBOX_VFU) {
  1708. if (!(core->mac[index] & E1000_V2PMAILBOX_PFU)) {
  1709. core->mac[index] |= E1000_V2PMAILBOX_VFU;
  1710. core->mac[P2VMAILBOX0 + vfn] |= E1000_P2VMAILBOX_VFU;
  1711. }
  1712. } else {
  1713. core->mac[index] &= ~E1000_V2PMAILBOX_VFU;
  1714. core->mac[P2VMAILBOX0 + vfn] &= ~E1000_P2VMAILBOX_VFU;
  1715. }
  1716. }
  1717. static void igb_vf_reset(IGBCore *core, uint16_t vfn)
  1718. {
  1719. uint16_t qn0 = vfn;
  1720. uint16_t qn1 = vfn + IGB_NUM_VM_POOLS;
  1721. /* disable Rx and Tx for the VF*/
  1722. core->mac[RXDCTL0 + (qn0 * 16)] &= ~E1000_RXDCTL_QUEUE_ENABLE;
  1723. core->mac[RXDCTL0 + (qn1 * 16)] &= ~E1000_RXDCTL_QUEUE_ENABLE;
  1724. core->mac[TXDCTL0 + (qn0 * 16)] &= ~E1000_TXDCTL_QUEUE_ENABLE;
  1725. core->mac[TXDCTL0 + (qn1 * 16)] &= ~E1000_TXDCTL_QUEUE_ENABLE;
  1726. core->mac[VFRE] &= ~BIT(vfn);
  1727. core->mac[VFTE] &= ~BIT(vfn);
  1728. /* indicate VF reset to PF */
  1729. core->mac[VFLRE] |= BIT(vfn);
  1730. /* VFLRE and mailbox use the same interrupt cause */
  1731. mailbox_interrupt_to_pf(core);
  1732. }
  1733. static void igb_w1c(IGBCore *core, int index, uint32_t val)
  1734. {
  1735. core->mac[index] &= ~val;
  1736. }
  1737. static void igb_set_eimc(IGBCore *core, int index, uint32_t val)
  1738. {
  1739. bool msix = !!(core->mac[GPIE] & E1000_GPIE_MSIX_MODE);
  1740. /* Interrupts are disabled via a write to EIMC and reflected in EIMS. */
  1741. core->mac[EIMS] &=
  1742. ~(val & (msix ? E1000_EICR_MSIX_MASK : E1000_EICR_LEGACY_MASK));
  1743. trace_igb_irq_write_eimc(val, core->mac[EIMS], msix);
  1744. igb_update_interrupt_state(core);
  1745. }
  1746. static void igb_set_eiac(IGBCore *core, int index, uint32_t val)
  1747. {
  1748. bool msix = !!(core->mac[GPIE] & E1000_GPIE_MSIX_MODE);
  1749. if (msix) {
  1750. trace_igb_irq_write_eiac(val);
  1751. /*
  1752. * TODO: When using IOV, the bits that correspond to MSI-X vectors
  1753. * that are assigned to a VF are read-only.
  1754. */
  1755. core->mac[EIAC] |= (val & E1000_EICR_MSIX_MASK);
  1756. }
  1757. }
  1758. static void igb_set_eiam(IGBCore *core, int index, uint32_t val)
  1759. {
  1760. bool msix = !!(core->mac[GPIE] & E1000_GPIE_MSIX_MODE);
  1761. /*
  1762. * TODO: When using IOV, the bits that correspond to MSI-X vectors that
  1763. * are assigned to a VF are read-only.
  1764. */
  1765. core->mac[EIAM] |=
  1766. ~(val & (msix ? E1000_EICR_MSIX_MASK : E1000_EICR_LEGACY_MASK));
  1767. trace_igb_irq_write_eiam(val, msix);
  1768. }
  1769. static void igb_set_eicr(IGBCore *core, int index, uint32_t val)
  1770. {
  1771. bool msix = !!(core->mac[GPIE] & E1000_GPIE_MSIX_MODE);
  1772. /*
  1773. * TODO: In IOV mode, only bit zero of this vector is available for the PF
  1774. * function.
  1775. */
  1776. core->mac[EICR] &=
  1777. ~(val & (msix ? E1000_EICR_MSIX_MASK : E1000_EICR_LEGACY_MASK));
  1778. trace_igb_irq_write_eicr(val, msix);
  1779. igb_update_interrupt_state(core);
  1780. }
  1781. static void igb_set_vtctrl(IGBCore *core, int index, uint32_t val)
  1782. {
  1783. uint16_t vfn;
  1784. if (val & E1000_CTRL_RST) {
  1785. vfn = (index - PVTCTRL0) / 0x40;
  1786. igb_vf_reset(core, vfn);
  1787. }
  1788. }
  1789. static void igb_set_vteics(IGBCore *core, int index, uint32_t val)
  1790. {
  1791. uint16_t vfn = (index - PVTEICS0) / 0x40;
  1792. core->mac[index] = val;
  1793. igb_set_eics(core, EICS, (val & 0x7) << (22 - vfn * IGBVF_MSIX_VEC_NUM));
  1794. }
  1795. static void igb_set_vteims(IGBCore *core, int index, uint32_t val)
  1796. {
  1797. uint16_t vfn = (index - PVTEIMS0) / 0x40;
  1798. core->mac[index] = val;
  1799. igb_set_eims(core, EIMS, (val & 0x7) << (22 - vfn * IGBVF_MSIX_VEC_NUM));
  1800. }
  1801. static void igb_set_vteimc(IGBCore *core, int index, uint32_t val)
  1802. {
  1803. uint16_t vfn = (index - PVTEIMC0) / 0x40;
  1804. core->mac[index] = val;
  1805. igb_set_eimc(core, EIMC, (val & 0x7) << (22 - vfn * IGBVF_MSIX_VEC_NUM));
  1806. }
  1807. static void igb_set_vteiac(IGBCore *core, int index, uint32_t val)
  1808. {
  1809. uint16_t vfn = (index - PVTEIAC0) / 0x40;
  1810. core->mac[index] = val;
  1811. igb_set_eiac(core, EIAC, (val & 0x7) << (22 - vfn * IGBVF_MSIX_VEC_NUM));
  1812. }
  1813. static void igb_set_vteiam(IGBCore *core, int index, uint32_t val)
  1814. {
  1815. uint16_t vfn = (index - PVTEIAM0) / 0x40;
  1816. core->mac[index] = val;
  1817. igb_set_eiam(core, EIAM, (val & 0x7) << (22 - vfn * IGBVF_MSIX_VEC_NUM));
  1818. }
  1819. static void igb_set_vteicr(IGBCore *core, int index, uint32_t val)
  1820. {
  1821. uint16_t vfn = (index - PVTEICR0) / 0x40;
  1822. core->mac[index] = val;
  1823. igb_set_eicr(core, EICR, (val & 0x7) << (22 - vfn * IGBVF_MSIX_VEC_NUM));
  1824. }
  1825. static void igb_set_vtivar(IGBCore *core, int index, uint32_t val)
  1826. {
  1827. uint16_t vfn = (index - VTIVAR);
  1828. uint16_t qn = vfn;
  1829. uint8_t ent;
  1830. int n;
  1831. core->mac[index] = val;
  1832. /* Get assigned vector associated with queue Rx#0. */
  1833. if ((val & E1000_IVAR_VALID)) {
  1834. n = igb_ivar_entry_rx(qn);
  1835. ent = E1000_IVAR_VALID | (24 - vfn * IGBVF_MSIX_VEC_NUM - (2 - (val & 0x7)));
  1836. core->mac[IVAR0 + n / 4] |= ent << 8 * (n % 4);
  1837. }
  1838. /* Get assigned vector associated with queue Tx#0 */
  1839. ent = val >> 8;
  1840. if ((ent & E1000_IVAR_VALID)) {
  1841. n = igb_ivar_entry_tx(qn);
  1842. ent = E1000_IVAR_VALID | (24 - vfn * IGBVF_MSIX_VEC_NUM - (2 - (ent & 0x7)));
  1843. core->mac[IVAR0 + n / 4] |= ent << 8 * (n % 4);
  1844. }
  1845. /*
  1846. * Ignoring assigned vectors associated with queues Rx#1 and Tx#1 for now.
  1847. */
  1848. }
  1849. static inline void
  1850. igb_autoneg_timer(void *opaque)
  1851. {
  1852. IGBCore *core = opaque;
  1853. if (!qemu_get_queue(core->owner_nic)->link_down) {
  1854. e1000x_update_regs_on_autoneg_done(core->mac, core->phy);
  1855. igb_start_recv(core);
  1856. igb_update_flowctl_status(core);
  1857. /* signal link status change to the guest */
  1858. igb_set_interrupt_cause(core, E1000_ICR_LSC);
  1859. }
  1860. }
  1861. static inline uint16_t
  1862. igb_get_reg_index_with_offset(const uint16_t *mac_reg_access, hwaddr addr)
  1863. {
  1864. uint16_t index = (addr & 0x1ffff) >> 2;
  1865. return index + (mac_reg_access[index] & 0xfffe);
  1866. }
  1867. static const char igb_phy_regcap[MAX_PHY_REG_ADDRESS + 1] = {
  1868. [MII_BMCR] = PHY_RW,
  1869. [MII_BMSR] = PHY_R,
  1870. [MII_PHYID1] = PHY_R,
  1871. [MII_PHYID2] = PHY_R,
  1872. [MII_ANAR] = PHY_RW,
  1873. [MII_ANLPAR] = PHY_R,
  1874. [MII_ANER] = PHY_R,
  1875. [MII_ANNP] = PHY_RW,
  1876. [MII_ANLPRNP] = PHY_R,
  1877. [MII_CTRL1000] = PHY_RW,
  1878. [MII_STAT1000] = PHY_R,
  1879. [MII_EXTSTAT] = PHY_R,
  1880. [IGP01E1000_PHY_PORT_CONFIG] = PHY_RW,
  1881. [IGP01E1000_PHY_PORT_STATUS] = PHY_R,
  1882. [IGP01E1000_PHY_PORT_CTRL] = PHY_RW,
  1883. [IGP01E1000_PHY_LINK_HEALTH] = PHY_R,
  1884. [IGP02E1000_PHY_POWER_MGMT] = PHY_RW,
  1885. [IGP01E1000_PHY_PAGE_SELECT] = PHY_W
  1886. };
  1887. static void
  1888. igb_phy_reg_write(IGBCore *core, uint32_t addr, uint16_t data)
  1889. {
  1890. assert(addr <= MAX_PHY_REG_ADDRESS);
  1891. if (addr == MII_BMCR) {
  1892. igb_set_phy_ctrl(core, data);
  1893. } else {
  1894. core->phy[addr] = data;
  1895. }
  1896. }
  1897. static void
  1898. igb_set_mdic(IGBCore *core, int index, uint32_t val)
  1899. {
  1900. uint32_t data = val & E1000_MDIC_DATA_MASK;
  1901. uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
  1902. if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) { /* phy # */
  1903. val = core->mac[MDIC] | E1000_MDIC_ERROR;
  1904. } else if (val & E1000_MDIC_OP_READ) {
  1905. if (!(igb_phy_regcap[addr] & PHY_R)) {
  1906. trace_igb_core_mdic_read_unhandled(addr);
  1907. val |= E1000_MDIC_ERROR;
  1908. } else {
  1909. val = (val ^ data) | core->phy[addr];
  1910. trace_igb_core_mdic_read(addr, val);
  1911. }
  1912. } else if (val & E1000_MDIC_OP_WRITE) {
  1913. if (!(igb_phy_regcap[addr] & PHY_W)) {
  1914. trace_igb_core_mdic_write_unhandled(addr);
  1915. val |= E1000_MDIC_ERROR;
  1916. } else {
  1917. trace_igb_core_mdic_write(addr, data);
  1918. igb_phy_reg_write(core, addr, data);
  1919. }
  1920. }
  1921. core->mac[MDIC] = val | E1000_MDIC_READY;
  1922. if (val & E1000_MDIC_INT_EN) {
  1923. igb_set_interrupt_cause(core, E1000_ICR_MDAC);
  1924. }
  1925. }
  1926. static void
  1927. igb_set_rdt(IGBCore *core, int index, uint32_t val)
  1928. {
  1929. core->mac[index] = val & 0xffff;
  1930. trace_e1000e_rx_set_rdt(igb_mq_queue_idx(RDT0, index), val);
  1931. igb_start_recv(core);
  1932. }
  1933. static void
  1934. igb_set_status(IGBCore *core, int index, uint32_t val)
  1935. {
  1936. if ((val & E1000_STATUS_PHYRA) == 0) {
  1937. core->mac[index] &= ~E1000_STATUS_PHYRA;
  1938. }
  1939. }
  1940. static void
  1941. igb_set_ctrlext(IGBCore *core, int index, uint32_t val)
  1942. {
  1943. trace_igb_link_set_ext_params(!!(val & E1000_CTRL_EXT_ASDCHK),
  1944. !!(val & E1000_CTRL_EXT_SPD_BYPS),
  1945. !!(val & E1000_CTRL_EXT_PFRSTD));
  1946. /* Zero self-clearing bits */
  1947. val &= ~(E1000_CTRL_EXT_ASDCHK | E1000_CTRL_EXT_EE_RST);
  1948. core->mac[CTRL_EXT] = val;
  1949. if (core->mac[CTRL_EXT] & E1000_CTRL_EXT_PFRSTD) {
  1950. for (int vfn = 0; vfn < IGB_MAX_VF_FUNCTIONS; vfn++) {
  1951. core->mac[V2PMAILBOX0 + vfn] &= ~E1000_V2PMAILBOX_RSTI;
  1952. core->mac[V2PMAILBOX0 + vfn] |= E1000_V2PMAILBOX_RSTD;
  1953. }
  1954. }
  1955. }
  1956. static void
  1957. igb_set_pbaclr(IGBCore *core, int index, uint32_t val)
  1958. {
  1959. int i;
  1960. core->mac[PBACLR] = val & E1000_PBACLR_VALID_MASK;
  1961. if (!msix_enabled(core->owner)) {
  1962. return;
  1963. }
  1964. for (i = 0; i < IGB_INTR_NUM; i++) {
  1965. if (core->mac[PBACLR] & BIT(i)) {
  1966. msix_clr_pending(core->owner, i);
  1967. }
  1968. }
  1969. }
  1970. static void
  1971. igb_set_fcrth(IGBCore *core, int index, uint32_t val)
  1972. {
  1973. core->mac[FCRTH] = val & 0xFFF8;
  1974. }
  1975. static void
  1976. igb_set_fcrtl(IGBCore *core, int index, uint32_t val)
  1977. {
  1978. core->mac[FCRTL] = val & 0x8000FFF8;
  1979. }
  1980. #define IGB_LOW_BITS_SET_FUNC(num) \
  1981. static void \
  1982. igb_set_##num##bit(IGBCore *core, int index, uint32_t val) \
  1983. { \
  1984. core->mac[index] = val & (BIT(num) - 1); \
  1985. }
  1986. IGB_LOW_BITS_SET_FUNC(4)
  1987. IGB_LOW_BITS_SET_FUNC(13)
  1988. IGB_LOW_BITS_SET_FUNC(16)
  1989. static void
  1990. igb_set_dlen(IGBCore *core, int index, uint32_t val)
  1991. {
  1992. core->mac[index] = val & 0xffff0;
  1993. }
  1994. static void
  1995. igb_set_dbal(IGBCore *core, int index, uint32_t val)
  1996. {
  1997. core->mac[index] = val & E1000_XDBAL_MASK;
  1998. }
  1999. static void
  2000. igb_set_tdt(IGBCore *core, int index, uint32_t val)
  2001. {
  2002. IGB_TxRing txr;
  2003. int qn = igb_mq_queue_idx(TDT0, index);
  2004. core->mac[index] = val & 0xffff;
  2005. igb_tx_ring_init(core, &txr, qn);
  2006. igb_start_xmit(core, &txr);
  2007. }
  2008. static void
  2009. igb_set_ics(IGBCore *core, int index, uint32_t val)
  2010. {
  2011. trace_e1000e_irq_write_ics(val);
  2012. igb_set_interrupt_cause(core, val);
  2013. }
  2014. static void
  2015. igb_set_imc(IGBCore *core, int index, uint32_t val)
  2016. {
  2017. trace_e1000e_irq_ims_clear_set_imc(val);
  2018. igb_clear_ims_bits(core, val);
  2019. igb_update_interrupt_state(core);
  2020. }
  2021. static void
  2022. igb_set_ims(IGBCore *core, int index, uint32_t val)
  2023. {
  2024. uint32_t valid_val = val & 0x77D4FBFD;
  2025. trace_e1000e_irq_set_ims(val, core->mac[IMS], core->mac[IMS] | valid_val);
  2026. core->mac[IMS] |= valid_val;
  2027. igb_update_interrupt_state(core);
  2028. }
  2029. static void igb_commit_icr(IGBCore *core)
  2030. {
  2031. /*
  2032. * If GPIE.NSICR = 0, then the clear of IMS will occur only if at
  2033. * least one bit is set in the IMS and there is a true interrupt as
  2034. * reflected in ICR.INTA.
  2035. */
  2036. if ((core->mac[GPIE] & E1000_GPIE_NSICR) ||
  2037. (core->mac[IMS] && (core->mac[ICR] & E1000_ICR_INT_ASSERTED))) {
  2038. igb_clear_ims_bits(core, core->mac[IAM]);
  2039. }
  2040. igb_update_interrupt_state(core);
  2041. }
  2042. static void igb_set_icr(IGBCore *core, int index, uint32_t val)
  2043. {
  2044. uint32_t icr = core->mac[ICR] & ~val;
  2045. trace_igb_irq_icr_write(val, core->mac[ICR], icr);
  2046. core->mac[ICR] = icr;
  2047. igb_commit_icr(core);
  2048. }
  2049. static uint32_t
  2050. igb_mac_readreg(IGBCore *core, int index)
  2051. {
  2052. return core->mac[index];
  2053. }
  2054. static uint32_t
  2055. igb_mac_ics_read(IGBCore *core, int index)
  2056. {
  2057. trace_e1000e_irq_read_ics(core->mac[ICS]);
  2058. return core->mac[ICS];
  2059. }
  2060. static uint32_t
  2061. igb_mac_ims_read(IGBCore *core, int index)
  2062. {
  2063. trace_e1000e_irq_read_ims(core->mac[IMS]);
  2064. return core->mac[IMS];
  2065. }
  2066. static uint32_t
  2067. igb_mac_swsm_read(IGBCore *core, int index)
  2068. {
  2069. uint32_t val = core->mac[SWSM];
  2070. core->mac[SWSM] = val | E1000_SWSM_SMBI;
  2071. return val;
  2072. }
  2073. static uint32_t
  2074. igb_mac_eitr_read(IGBCore *core, int index)
  2075. {
  2076. return core->eitr_guest_value[index - EITR0];
  2077. }
  2078. static uint32_t igb_mac_vfmailbox_read(IGBCore *core, int index)
  2079. {
  2080. uint32_t val = core->mac[index];
  2081. core->mac[index] &= ~(E1000_V2PMAILBOX_PFSTS | E1000_V2PMAILBOX_PFACK |
  2082. E1000_V2PMAILBOX_RSTD);
  2083. return val;
  2084. }
  2085. static uint32_t
  2086. igb_mac_icr_read(IGBCore *core, int index)
  2087. {
  2088. uint32_t ret = core->mac[ICR];
  2089. trace_e1000e_irq_icr_read_entry(ret);
  2090. if (core->mac[GPIE] & E1000_GPIE_NSICR) {
  2091. trace_igb_irq_icr_clear_gpie_nsicr();
  2092. core->mac[ICR] = 0;
  2093. } else if (core->mac[IMS] == 0) {
  2094. trace_e1000e_irq_icr_clear_zero_ims();
  2095. core->mac[ICR] = 0;
  2096. } else if (!msix_enabled(core->owner)) {
  2097. trace_e1000e_irq_icr_clear_nonmsix_icr_read();
  2098. core->mac[ICR] = 0;
  2099. }
  2100. trace_e1000e_irq_icr_read_exit(core->mac[ICR]);
  2101. igb_commit_icr(core);
  2102. return ret;
  2103. }
  2104. static uint32_t
  2105. igb_mac_read_clr4(IGBCore *core, int index)
  2106. {
  2107. uint32_t ret = core->mac[index];
  2108. core->mac[index] = 0;
  2109. return ret;
  2110. }
  2111. static uint32_t
  2112. igb_mac_read_clr8(IGBCore *core, int index)
  2113. {
  2114. uint32_t ret = core->mac[index];
  2115. core->mac[index] = 0;
  2116. core->mac[index - 1] = 0;
  2117. return ret;
  2118. }
  2119. static uint32_t
  2120. igb_get_ctrl(IGBCore *core, int index)
  2121. {
  2122. uint32_t val = core->mac[CTRL];
  2123. trace_e1000e_link_read_params(
  2124. !!(val & E1000_CTRL_ASDE),
  2125. (val & E1000_CTRL_SPD_SEL) >> E1000_CTRL_SPD_SHIFT,
  2126. !!(val & E1000_CTRL_FRCSPD),
  2127. !!(val & E1000_CTRL_FRCDPX),
  2128. !!(val & E1000_CTRL_RFCE),
  2129. !!(val & E1000_CTRL_TFCE));
  2130. return val;
  2131. }
  2132. static uint32_t igb_get_status(IGBCore *core, int index)
  2133. {
  2134. uint32_t res = core->mac[STATUS];
  2135. uint16_t num_vfs = pcie_sriov_num_vfs(core->owner);
  2136. if (core->mac[CTRL] & E1000_CTRL_FRCDPX) {
  2137. res |= (core->mac[CTRL] & E1000_CTRL_FD) ? E1000_STATUS_FD : 0;
  2138. } else {
  2139. res |= E1000_STATUS_FD;
  2140. }
  2141. if ((core->mac[CTRL] & E1000_CTRL_FRCSPD) ||
  2142. (core->mac[CTRL_EXT] & E1000_CTRL_EXT_SPD_BYPS)) {
  2143. switch (core->mac[CTRL] & E1000_CTRL_SPD_SEL) {
  2144. case E1000_CTRL_SPD_10:
  2145. res |= E1000_STATUS_SPEED_10;
  2146. break;
  2147. case E1000_CTRL_SPD_100:
  2148. res |= E1000_STATUS_SPEED_100;
  2149. break;
  2150. case E1000_CTRL_SPD_1000:
  2151. default:
  2152. res |= E1000_STATUS_SPEED_1000;
  2153. break;
  2154. }
  2155. } else {
  2156. res |= E1000_STATUS_SPEED_1000;
  2157. }
  2158. if (num_vfs) {
  2159. res |= num_vfs << E1000_STATUS_NUM_VFS_SHIFT;
  2160. res |= E1000_STATUS_IOV_MODE;
  2161. }
  2162. /*
  2163. * Windows driver 12.18.9.23 resets if E1000_STATUS_GIO_MASTER_ENABLE is
  2164. * left set after E1000_CTRL_LRST is set.
  2165. */
  2166. if (!(core->mac[CTRL] & E1000_CTRL_GIO_MASTER_DISABLE) &&
  2167. !(core->mac[CTRL] & E1000_CTRL_LRST)) {
  2168. res |= E1000_STATUS_GIO_MASTER_ENABLE;
  2169. }
  2170. return res;
  2171. }
  2172. static void
  2173. igb_mac_writereg(IGBCore *core, int index, uint32_t val)
  2174. {
  2175. core->mac[index] = val;
  2176. }
  2177. static void
  2178. igb_mac_setmacaddr(IGBCore *core, int index, uint32_t val)
  2179. {
  2180. uint32_t macaddr[2];
  2181. core->mac[index] = val;
  2182. macaddr[0] = cpu_to_le32(core->mac[RA]);
  2183. macaddr[1] = cpu_to_le32(core->mac[RA + 1]);
  2184. qemu_format_nic_info_str(qemu_get_queue(core->owner_nic),
  2185. (uint8_t *) macaddr);
  2186. trace_e1000e_mac_set_sw(MAC_ARG(macaddr));
  2187. }
  2188. static void
  2189. igb_set_eecd(IGBCore *core, int index, uint32_t val)
  2190. {
  2191. static const uint32_t ro_bits = E1000_EECD_PRES |
  2192. E1000_EECD_AUTO_RD |
  2193. E1000_EECD_SIZE_EX_MASK;
  2194. core->mac[EECD] = (core->mac[EECD] & ro_bits) | (val & ~ro_bits);
  2195. }
  2196. static void
  2197. igb_set_eerd(IGBCore *core, int index, uint32_t val)
  2198. {
  2199. uint32_t addr = (val >> E1000_EERW_ADDR_SHIFT) & E1000_EERW_ADDR_MASK;
  2200. uint32_t flags = 0;
  2201. uint32_t data = 0;
  2202. if ((addr < IGB_EEPROM_SIZE) && (val & E1000_EERW_START)) {
  2203. data = core->eeprom[addr];
  2204. flags = E1000_EERW_DONE;
  2205. }
  2206. core->mac[EERD] = flags |
  2207. (addr << E1000_EERW_ADDR_SHIFT) |
  2208. (data << E1000_EERW_DATA_SHIFT);
  2209. }
  2210. static void
  2211. igb_set_eitr(IGBCore *core, int index, uint32_t val)
  2212. {
  2213. uint32_t eitr_num = index - EITR0;
  2214. trace_igb_irq_eitr_set(eitr_num, val);
  2215. core->eitr_guest_value[eitr_num] = val & ~E1000_EITR_CNT_IGNR;
  2216. core->mac[index] = val & 0x7FFE;
  2217. }
  2218. static void
  2219. igb_update_rx_offloads(IGBCore *core)
  2220. {
  2221. int cso_state = igb_rx_l4_cso_enabled(core);
  2222. trace_e1000e_rx_set_cso(cso_state);
  2223. if (core->has_vnet) {
  2224. qemu_set_offload(qemu_get_queue(core->owner_nic)->peer,
  2225. cso_state, 0, 0, 0, 0);
  2226. }
  2227. }
  2228. static void
  2229. igb_set_rxcsum(IGBCore *core, int index, uint32_t val)
  2230. {
  2231. core->mac[RXCSUM] = val;
  2232. igb_update_rx_offloads(core);
  2233. }
  2234. static void
  2235. igb_set_gcr(IGBCore *core, int index, uint32_t val)
  2236. {
  2237. uint32_t ro_bits = core->mac[GCR] & E1000_GCR_RO_BITS;
  2238. core->mac[GCR] = (val & ~E1000_GCR_RO_BITS) | ro_bits;
  2239. }
  2240. static uint32_t igb_get_systiml(IGBCore *core, int index)
  2241. {
  2242. e1000x_timestamp(core->mac, core->timadj, SYSTIML, SYSTIMH);
  2243. return core->mac[SYSTIML];
  2244. }
  2245. static uint32_t igb_get_rxsatrh(IGBCore *core, int index)
  2246. {
  2247. core->mac[TSYNCRXCTL] &= ~E1000_TSYNCRXCTL_VALID;
  2248. return core->mac[RXSATRH];
  2249. }
  2250. static uint32_t igb_get_txstmph(IGBCore *core, int index)
  2251. {
  2252. core->mac[TSYNCTXCTL] &= ~E1000_TSYNCTXCTL_VALID;
  2253. return core->mac[TXSTMPH];
  2254. }
  2255. static void igb_set_timinca(IGBCore *core, int index, uint32_t val)
  2256. {
  2257. e1000x_set_timinca(core->mac, &core->timadj, val);
  2258. }
  2259. static void igb_set_timadjh(IGBCore *core, int index, uint32_t val)
  2260. {
  2261. core->mac[TIMADJH] = val;
  2262. core->timadj += core->mac[TIMADJL] | ((int64_t)core->mac[TIMADJH] << 32);
  2263. }
  2264. #define igb_getreg(x) [x] = igb_mac_readreg
  2265. typedef uint32_t (*readops)(IGBCore *, int);
  2266. static const readops igb_macreg_readops[] = {
  2267. igb_getreg(WUFC),
  2268. igb_getreg(MANC),
  2269. igb_getreg(TOTL),
  2270. igb_getreg(RDT0),
  2271. igb_getreg(RDT1),
  2272. igb_getreg(RDT2),
  2273. igb_getreg(RDT3),
  2274. igb_getreg(RDT4),
  2275. igb_getreg(RDT5),
  2276. igb_getreg(RDT6),
  2277. igb_getreg(RDT7),
  2278. igb_getreg(RDT8),
  2279. igb_getreg(RDT9),
  2280. igb_getreg(RDT10),
  2281. igb_getreg(RDT11),
  2282. igb_getreg(RDT12),
  2283. igb_getreg(RDT13),
  2284. igb_getreg(RDT14),
  2285. igb_getreg(RDT15),
  2286. igb_getreg(RDBAH0),
  2287. igb_getreg(RDBAH1),
  2288. igb_getreg(RDBAH2),
  2289. igb_getreg(RDBAH3),
  2290. igb_getreg(RDBAH4),
  2291. igb_getreg(RDBAH5),
  2292. igb_getreg(RDBAH6),
  2293. igb_getreg(RDBAH7),
  2294. igb_getreg(RDBAH8),
  2295. igb_getreg(RDBAH9),
  2296. igb_getreg(RDBAH10),
  2297. igb_getreg(RDBAH11),
  2298. igb_getreg(RDBAH12),
  2299. igb_getreg(RDBAH13),
  2300. igb_getreg(RDBAH14),
  2301. igb_getreg(RDBAH15),
  2302. igb_getreg(TDBAL0),
  2303. igb_getreg(TDBAL1),
  2304. igb_getreg(TDBAL2),
  2305. igb_getreg(TDBAL3),
  2306. igb_getreg(TDBAL4),
  2307. igb_getreg(TDBAL5),
  2308. igb_getreg(TDBAL6),
  2309. igb_getreg(TDBAL7),
  2310. igb_getreg(TDBAL8),
  2311. igb_getreg(TDBAL9),
  2312. igb_getreg(TDBAL10),
  2313. igb_getreg(TDBAL11),
  2314. igb_getreg(TDBAL12),
  2315. igb_getreg(TDBAL13),
  2316. igb_getreg(TDBAL14),
  2317. igb_getreg(TDBAL15),
  2318. igb_getreg(RDLEN0),
  2319. igb_getreg(RDLEN1),
  2320. igb_getreg(RDLEN2),
  2321. igb_getreg(RDLEN3),
  2322. igb_getreg(RDLEN4),
  2323. igb_getreg(RDLEN5),
  2324. igb_getreg(RDLEN6),
  2325. igb_getreg(RDLEN7),
  2326. igb_getreg(RDLEN8),
  2327. igb_getreg(RDLEN9),
  2328. igb_getreg(RDLEN10),
  2329. igb_getreg(RDLEN11),
  2330. igb_getreg(RDLEN12),
  2331. igb_getreg(RDLEN13),
  2332. igb_getreg(RDLEN14),
  2333. igb_getreg(RDLEN15),
  2334. igb_getreg(SRRCTL0),
  2335. igb_getreg(SRRCTL1),
  2336. igb_getreg(SRRCTL2),
  2337. igb_getreg(SRRCTL3),
  2338. igb_getreg(SRRCTL4),
  2339. igb_getreg(SRRCTL5),
  2340. igb_getreg(SRRCTL6),
  2341. igb_getreg(SRRCTL7),
  2342. igb_getreg(SRRCTL8),
  2343. igb_getreg(SRRCTL9),
  2344. igb_getreg(SRRCTL10),
  2345. igb_getreg(SRRCTL11),
  2346. igb_getreg(SRRCTL12),
  2347. igb_getreg(SRRCTL13),
  2348. igb_getreg(SRRCTL14),
  2349. igb_getreg(SRRCTL15),
  2350. igb_getreg(LATECOL),
  2351. igb_getreg(XONTXC),
  2352. igb_getreg(TDFH),
  2353. igb_getreg(TDFT),
  2354. igb_getreg(TDFHS),
  2355. igb_getreg(TDFTS),
  2356. igb_getreg(TDFPC),
  2357. igb_getreg(WUS),
  2358. igb_getreg(RDFH),
  2359. igb_getreg(RDFT),
  2360. igb_getreg(RDFHS),
  2361. igb_getreg(RDFTS),
  2362. igb_getreg(RDFPC),
  2363. igb_getreg(GORCL),
  2364. igb_getreg(MGTPRC),
  2365. igb_getreg(EERD),
  2366. igb_getreg(EIAC),
  2367. igb_getreg(MANC2H),
  2368. igb_getreg(RXCSUM),
  2369. igb_getreg(GSCL_3),
  2370. igb_getreg(GSCN_2),
  2371. igb_getreg(FCAH),
  2372. igb_getreg(FCRTH),
  2373. igb_getreg(FLOP),
  2374. igb_getreg(RXSTMPH),
  2375. igb_getreg(TXSTMPL),
  2376. igb_getreg(TIMADJL),
  2377. igb_getreg(RDH0),
  2378. igb_getreg(RDH1),
  2379. igb_getreg(RDH2),
  2380. igb_getreg(RDH3),
  2381. igb_getreg(RDH4),
  2382. igb_getreg(RDH5),
  2383. igb_getreg(RDH6),
  2384. igb_getreg(RDH7),
  2385. igb_getreg(RDH8),
  2386. igb_getreg(RDH9),
  2387. igb_getreg(RDH10),
  2388. igb_getreg(RDH11),
  2389. igb_getreg(RDH12),
  2390. igb_getreg(RDH13),
  2391. igb_getreg(RDH14),
  2392. igb_getreg(RDH15),
  2393. igb_getreg(TDT0),
  2394. igb_getreg(TDT1),
  2395. igb_getreg(TDT2),
  2396. igb_getreg(TDT3),
  2397. igb_getreg(TDT4),
  2398. igb_getreg(TDT5),
  2399. igb_getreg(TDT6),
  2400. igb_getreg(TDT7),
  2401. igb_getreg(TDT8),
  2402. igb_getreg(TDT9),
  2403. igb_getreg(TDT10),
  2404. igb_getreg(TDT11),
  2405. igb_getreg(TDT12),
  2406. igb_getreg(TDT13),
  2407. igb_getreg(TDT14),
  2408. igb_getreg(TDT15),
  2409. igb_getreg(TNCRS),
  2410. igb_getreg(RJC),
  2411. igb_getreg(IAM),
  2412. igb_getreg(GSCL_2),
  2413. igb_getreg(TIPG),
  2414. igb_getreg(FLMNGCTL),
  2415. igb_getreg(FLMNGCNT),
  2416. igb_getreg(TSYNCTXCTL),
  2417. igb_getreg(EEMNGDATA),
  2418. igb_getreg(CTRL_EXT),
  2419. igb_getreg(SYSTIMH),
  2420. igb_getreg(EEMNGCTL),
  2421. igb_getreg(FLMNGDATA),
  2422. igb_getreg(TSYNCRXCTL),
  2423. igb_getreg(LEDCTL),
  2424. igb_getreg(TCTL),
  2425. igb_getreg(TCTL_EXT),
  2426. igb_getreg(DTXCTL),
  2427. igb_getreg(RXPBS),
  2428. igb_getreg(TDH0),
  2429. igb_getreg(TDH1),
  2430. igb_getreg(TDH2),
  2431. igb_getreg(TDH3),
  2432. igb_getreg(TDH4),
  2433. igb_getreg(TDH5),
  2434. igb_getreg(TDH6),
  2435. igb_getreg(TDH7),
  2436. igb_getreg(TDH8),
  2437. igb_getreg(TDH9),
  2438. igb_getreg(TDH10),
  2439. igb_getreg(TDH11),
  2440. igb_getreg(TDH12),
  2441. igb_getreg(TDH13),
  2442. igb_getreg(TDH14),
  2443. igb_getreg(TDH15),
  2444. igb_getreg(ECOL),
  2445. igb_getreg(DC),
  2446. igb_getreg(RLEC),
  2447. igb_getreg(XOFFTXC),
  2448. igb_getreg(RFC),
  2449. igb_getreg(RNBC),
  2450. igb_getreg(MGTPTC),
  2451. igb_getreg(TIMINCA),
  2452. igb_getreg(FACTPS),
  2453. igb_getreg(GSCL_1),
  2454. igb_getreg(GSCN_0),
  2455. igb_getreg(PBACLR),
  2456. igb_getreg(FCTTV),
  2457. igb_getreg(RXSATRL),
  2458. igb_getreg(TORL),
  2459. igb_getreg(TDLEN0),
  2460. igb_getreg(TDLEN1),
  2461. igb_getreg(TDLEN2),
  2462. igb_getreg(TDLEN3),
  2463. igb_getreg(TDLEN4),
  2464. igb_getreg(TDLEN5),
  2465. igb_getreg(TDLEN6),
  2466. igb_getreg(TDLEN7),
  2467. igb_getreg(TDLEN8),
  2468. igb_getreg(TDLEN9),
  2469. igb_getreg(TDLEN10),
  2470. igb_getreg(TDLEN11),
  2471. igb_getreg(TDLEN12),
  2472. igb_getreg(TDLEN13),
  2473. igb_getreg(TDLEN14),
  2474. igb_getreg(TDLEN15),
  2475. igb_getreg(MCC),
  2476. igb_getreg(WUC),
  2477. igb_getreg(EECD),
  2478. igb_getreg(FCRTV),
  2479. igb_getreg(TXDCTL0),
  2480. igb_getreg(TXDCTL1),
  2481. igb_getreg(TXDCTL2),
  2482. igb_getreg(TXDCTL3),
  2483. igb_getreg(TXDCTL4),
  2484. igb_getreg(TXDCTL5),
  2485. igb_getreg(TXDCTL6),
  2486. igb_getreg(TXDCTL7),
  2487. igb_getreg(TXDCTL8),
  2488. igb_getreg(TXDCTL9),
  2489. igb_getreg(TXDCTL10),
  2490. igb_getreg(TXDCTL11),
  2491. igb_getreg(TXDCTL12),
  2492. igb_getreg(TXDCTL13),
  2493. igb_getreg(TXDCTL14),
  2494. igb_getreg(TXDCTL15),
  2495. igb_getreg(TXCTL0),
  2496. igb_getreg(TXCTL1),
  2497. igb_getreg(TXCTL2),
  2498. igb_getreg(TXCTL3),
  2499. igb_getreg(TXCTL4),
  2500. igb_getreg(TXCTL5),
  2501. igb_getreg(TXCTL6),
  2502. igb_getreg(TXCTL7),
  2503. igb_getreg(TXCTL8),
  2504. igb_getreg(TXCTL9),
  2505. igb_getreg(TXCTL10),
  2506. igb_getreg(TXCTL11),
  2507. igb_getreg(TXCTL12),
  2508. igb_getreg(TXCTL13),
  2509. igb_getreg(TXCTL14),
  2510. igb_getreg(TXCTL15),
  2511. igb_getreg(TDWBAL0),
  2512. igb_getreg(TDWBAL1),
  2513. igb_getreg(TDWBAL2),
  2514. igb_getreg(TDWBAL3),
  2515. igb_getreg(TDWBAL4),
  2516. igb_getreg(TDWBAL5),
  2517. igb_getreg(TDWBAL6),
  2518. igb_getreg(TDWBAL7),
  2519. igb_getreg(TDWBAL8),
  2520. igb_getreg(TDWBAL9),
  2521. igb_getreg(TDWBAL10),
  2522. igb_getreg(TDWBAL11),
  2523. igb_getreg(TDWBAL12),
  2524. igb_getreg(TDWBAL13),
  2525. igb_getreg(TDWBAL14),
  2526. igb_getreg(TDWBAL15),
  2527. igb_getreg(TDWBAH0),
  2528. igb_getreg(TDWBAH1),
  2529. igb_getreg(TDWBAH2),
  2530. igb_getreg(TDWBAH3),
  2531. igb_getreg(TDWBAH4),
  2532. igb_getreg(TDWBAH5),
  2533. igb_getreg(TDWBAH6),
  2534. igb_getreg(TDWBAH7),
  2535. igb_getreg(TDWBAH8),
  2536. igb_getreg(TDWBAH9),
  2537. igb_getreg(TDWBAH10),
  2538. igb_getreg(TDWBAH11),
  2539. igb_getreg(TDWBAH12),
  2540. igb_getreg(TDWBAH13),
  2541. igb_getreg(TDWBAH14),
  2542. igb_getreg(TDWBAH15),
  2543. igb_getreg(PVTCTRL0),
  2544. igb_getreg(PVTCTRL1),
  2545. igb_getreg(PVTCTRL2),
  2546. igb_getreg(PVTCTRL3),
  2547. igb_getreg(PVTCTRL4),
  2548. igb_getreg(PVTCTRL5),
  2549. igb_getreg(PVTCTRL6),
  2550. igb_getreg(PVTCTRL7),
  2551. igb_getreg(PVTEIMS0),
  2552. igb_getreg(PVTEIMS1),
  2553. igb_getreg(PVTEIMS2),
  2554. igb_getreg(PVTEIMS3),
  2555. igb_getreg(PVTEIMS4),
  2556. igb_getreg(PVTEIMS5),
  2557. igb_getreg(PVTEIMS6),
  2558. igb_getreg(PVTEIMS7),
  2559. igb_getreg(PVTEIAC0),
  2560. igb_getreg(PVTEIAC1),
  2561. igb_getreg(PVTEIAC2),
  2562. igb_getreg(PVTEIAC3),
  2563. igb_getreg(PVTEIAC4),
  2564. igb_getreg(PVTEIAC5),
  2565. igb_getreg(PVTEIAC6),
  2566. igb_getreg(PVTEIAC7),
  2567. igb_getreg(PVTEIAM0),
  2568. igb_getreg(PVTEIAM1),
  2569. igb_getreg(PVTEIAM2),
  2570. igb_getreg(PVTEIAM3),
  2571. igb_getreg(PVTEIAM4),
  2572. igb_getreg(PVTEIAM5),
  2573. igb_getreg(PVTEIAM6),
  2574. igb_getreg(PVTEIAM7),
  2575. igb_getreg(PVFGPRC0),
  2576. igb_getreg(PVFGPRC1),
  2577. igb_getreg(PVFGPRC2),
  2578. igb_getreg(PVFGPRC3),
  2579. igb_getreg(PVFGPRC4),
  2580. igb_getreg(PVFGPRC5),
  2581. igb_getreg(PVFGPRC6),
  2582. igb_getreg(PVFGPRC7),
  2583. igb_getreg(PVFGPTC0),
  2584. igb_getreg(PVFGPTC1),
  2585. igb_getreg(PVFGPTC2),
  2586. igb_getreg(PVFGPTC3),
  2587. igb_getreg(PVFGPTC4),
  2588. igb_getreg(PVFGPTC5),
  2589. igb_getreg(PVFGPTC6),
  2590. igb_getreg(PVFGPTC7),
  2591. igb_getreg(PVFGORC0),
  2592. igb_getreg(PVFGORC1),
  2593. igb_getreg(PVFGORC2),
  2594. igb_getreg(PVFGORC3),
  2595. igb_getreg(PVFGORC4),
  2596. igb_getreg(PVFGORC5),
  2597. igb_getreg(PVFGORC6),
  2598. igb_getreg(PVFGORC7),
  2599. igb_getreg(PVFGOTC0),
  2600. igb_getreg(PVFGOTC1),
  2601. igb_getreg(PVFGOTC2),
  2602. igb_getreg(PVFGOTC3),
  2603. igb_getreg(PVFGOTC4),
  2604. igb_getreg(PVFGOTC5),
  2605. igb_getreg(PVFGOTC6),
  2606. igb_getreg(PVFGOTC7),
  2607. igb_getreg(PVFMPRC0),
  2608. igb_getreg(PVFMPRC1),
  2609. igb_getreg(PVFMPRC2),
  2610. igb_getreg(PVFMPRC3),
  2611. igb_getreg(PVFMPRC4),
  2612. igb_getreg(PVFMPRC5),
  2613. igb_getreg(PVFMPRC6),
  2614. igb_getreg(PVFMPRC7),
  2615. igb_getreg(PVFGPRLBC0),
  2616. igb_getreg(PVFGPRLBC1),
  2617. igb_getreg(PVFGPRLBC2),
  2618. igb_getreg(PVFGPRLBC3),
  2619. igb_getreg(PVFGPRLBC4),
  2620. igb_getreg(PVFGPRLBC5),
  2621. igb_getreg(PVFGPRLBC6),
  2622. igb_getreg(PVFGPRLBC7),
  2623. igb_getreg(PVFGPTLBC0),
  2624. igb_getreg(PVFGPTLBC1),
  2625. igb_getreg(PVFGPTLBC2),
  2626. igb_getreg(PVFGPTLBC3),
  2627. igb_getreg(PVFGPTLBC4),
  2628. igb_getreg(PVFGPTLBC5),
  2629. igb_getreg(PVFGPTLBC6),
  2630. igb_getreg(PVFGPTLBC7),
  2631. igb_getreg(PVFGORLBC0),
  2632. igb_getreg(PVFGORLBC1),
  2633. igb_getreg(PVFGORLBC2),
  2634. igb_getreg(PVFGORLBC3),
  2635. igb_getreg(PVFGORLBC4),
  2636. igb_getreg(PVFGORLBC5),
  2637. igb_getreg(PVFGORLBC6),
  2638. igb_getreg(PVFGORLBC7),
  2639. igb_getreg(PVFGOTLBC0),
  2640. igb_getreg(PVFGOTLBC1),
  2641. igb_getreg(PVFGOTLBC2),
  2642. igb_getreg(PVFGOTLBC3),
  2643. igb_getreg(PVFGOTLBC4),
  2644. igb_getreg(PVFGOTLBC5),
  2645. igb_getreg(PVFGOTLBC6),
  2646. igb_getreg(PVFGOTLBC7),
  2647. igb_getreg(RCTL),
  2648. igb_getreg(MDIC),
  2649. igb_getreg(FCRUC),
  2650. igb_getreg(VET),
  2651. igb_getreg(RDBAL0),
  2652. igb_getreg(RDBAL1),
  2653. igb_getreg(RDBAL2),
  2654. igb_getreg(RDBAL3),
  2655. igb_getreg(RDBAL4),
  2656. igb_getreg(RDBAL5),
  2657. igb_getreg(RDBAL6),
  2658. igb_getreg(RDBAL7),
  2659. igb_getreg(RDBAL8),
  2660. igb_getreg(RDBAL9),
  2661. igb_getreg(RDBAL10),
  2662. igb_getreg(RDBAL11),
  2663. igb_getreg(RDBAL12),
  2664. igb_getreg(RDBAL13),
  2665. igb_getreg(RDBAL14),
  2666. igb_getreg(RDBAL15),
  2667. igb_getreg(TDBAH0),
  2668. igb_getreg(TDBAH1),
  2669. igb_getreg(TDBAH2),
  2670. igb_getreg(TDBAH3),
  2671. igb_getreg(TDBAH4),
  2672. igb_getreg(TDBAH5),
  2673. igb_getreg(TDBAH6),
  2674. igb_getreg(TDBAH7),
  2675. igb_getreg(TDBAH8),
  2676. igb_getreg(TDBAH9),
  2677. igb_getreg(TDBAH10),
  2678. igb_getreg(TDBAH11),
  2679. igb_getreg(TDBAH12),
  2680. igb_getreg(TDBAH13),
  2681. igb_getreg(TDBAH14),
  2682. igb_getreg(TDBAH15),
  2683. igb_getreg(SCC),
  2684. igb_getreg(COLC),
  2685. igb_getreg(XOFFRXC),
  2686. igb_getreg(IPAV),
  2687. igb_getreg(GOTCL),
  2688. igb_getreg(MGTPDC),
  2689. igb_getreg(GCR),
  2690. igb_getreg(MFVAL),
  2691. igb_getreg(FUNCTAG),
  2692. igb_getreg(GSCL_4),
  2693. igb_getreg(GSCN_3),
  2694. igb_getreg(MRQC),
  2695. igb_getreg(FCT),
  2696. igb_getreg(FLA),
  2697. igb_getreg(RXDCTL0),
  2698. igb_getreg(RXDCTL1),
  2699. igb_getreg(RXDCTL2),
  2700. igb_getreg(RXDCTL3),
  2701. igb_getreg(RXDCTL4),
  2702. igb_getreg(RXDCTL5),
  2703. igb_getreg(RXDCTL6),
  2704. igb_getreg(RXDCTL7),
  2705. igb_getreg(RXDCTL8),
  2706. igb_getreg(RXDCTL9),
  2707. igb_getreg(RXDCTL10),
  2708. igb_getreg(RXDCTL11),
  2709. igb_getreg(RXDCTL12),
  2710. igb_getreg(RXDCTL13),
  2711. igb_getreg(RXDCTL14),
  2712. igb_getreg(RXDCTL15),
  2713. igb_getreg(RXSTMPL),
  2714. igb_getreg(TIMADJH),
  2715. igb_getreg(FCRTL),
  2716. igb_getreg(XONRXC),
  2717. igb_getreg(RFCTL),
  2718. igb_getreg(GSCN_1),
  2719. igb_getreg(FCAL),
  2720. igb_getreg(GPIE),
  2721. igb_getreg(TXPBS),
  2722. igb_getreg(RLPML),
  2723. [TOTH] = igb_mac_read_clr8,
  2724. [GOTCH] = igb_mac_read_clr8,
  2725. [PRC64] = igb_mac_read_clr4,
  2726. [PRC255] = igb_mac_read_clr4,
  2727. [PRC1023] = igb_mac_read_clr4,
  2728. [PTC64] = igb_mac_read_clr4,
  2729. [PTC255] = igb_mac_read_clr4,
  2730. [PTC1023] = igb_mac_read_clr4,
  2731. [GPRC] = igb_mac_read_clr4,
  2732. [TPT] = igb_mac_read_clr4,
  2733. [RUC] = igb_mac_read_clr4,
  2734. [BPRC] = igb_mac_read_clr4,
  2735. [MPTC] = igb_mac_read_clr4,
  2736. [IAC] = igb_mac_read_clr4,
  2737. [ICR] = igb_mac_icr_read,
  2738. [STATUS] = igb_get_status,
  2739. [ICS] = igb_mac_ics_read,
  2740. /*
  2741. * 8.8.10: Reading the IMC register returns the value of the IMS register.
  2742. */
  2743. [IMC] = igb_mac_ims_read,
  2744. [TORH] = igb_mac_read_clr8,
  2745. [GORCH] = igb_mac_read_clr8,
  2746. [PRC127] = igb_mac_read_clr4,
  2747. [PRC511] = igb_mac_read_clr4,
  2748. [PRC1522] = igb_mac_read_clr4,
  2749. [PTC127] = igb_mac_read_clr4,
  2750. [PTC511] = igb_mac_read_clr4,
  2751. [PTC1522] = igb_mac_read_clr4,
  2752. [GPTC] = igb_mac_read_clr4,
  2753. [TPR] = igb_mac_read_clr4,
  2754. [ROC] = igb_mac_read_clr4,
  2755. [MPRC] = igb_mac_read_clr4,
  2756. [BPTC] = igb_mac_read_clr4,
  2757. [TSCTC] = igb_mac_read_clr4,
  2758. [CTRL] = igb_get_ctrl,
  2759. [SWSM] = igb_mac_swsm_read,
  2760. [IMS] = igb_mac_ims_read,
  2761. [SYSTIML] = igb_get_systiml,
  2762. [RXSATRH] = igb_get_rxsatrh,
  2763. [TXSTMPH] = igb_get_txstmph,
  2764. [CRCERRS ... MPC] = igb_mac_readreg,
  2765. [IP6AT ... IP6AT + 3] = igb_mac_readreg,
  2766. [IP4AT ... IP4AT + 6] = igb_mac_readreg,
  2767. [RA ... RA + 31] = igb_mac_readreg,
  2768. [RA2 ... RA2 + 31] = igb_mac_readreg,
  2769. [WUPM ... WUPM + 31] = igb_mac_readreg,
  2770. [MTA ... MTA + E1000_MC_TBL_SIZE - 1] = igb_mac_readreg,
  2771. [VFTA ... VFTA + E1000_VLAN_FILTER_TBL_SIZE - 1] = igb_mac_readreg,
  2772. [FFMT ... FFMT + 254] = igb_mac_readreg,
  2773. [MDEF ... MDEF + 7] = igb_mac_readreg,
  2774. [FTFT ... FTFT + 254] = igb_mac_readreg,
  2775. [RETA ... RETA + 31] = igb_mac_readreg,
  2776. [RSSRK ... RSSRK + 9] = igb_mac_readreg,
  2777. [MAVTV0 ... MAVTV3] = igb_mac_readreg,
  2778. [EITR0 ... EITR0 + IGB_INTR_NUM - 1] = igb_mac_eitr_read,
  2779. [PVTEICR0] = igb_mac_read_clr4,
  2780. [PVTEICR1] = igb_mac_read_clr4,
  2781. [PVTEICR2] = igb_mac_read_clr4,
  2782. [PVTEICR3] = igb_mac_read_clr4,
  2783. [PVTEICR4] = igb_mac_read_clr4,
  2784. [PVTEICR5] = igb_mac_read_clr4,
  2785. [PVTEICR6] = igb_mac_read_clr4,
  2786. [PVTEICR7] = igb_mac_read_clr4,
  2787. /* IGB specific: */
  2788. [FWSM] = igb_mac_readreg,
  2789. [SW_FW_SYNC] = igb_mac_readreg,
  2790. [HTCBDPC] = igb_mac_read_clr4,
  2791. [EICR] = igb_mac_read_clr4,
  2792. [EIMS] = igb_mac_readreg,
  2793. [EIAM] = igb_mac_readreg,
  2794. [IVAR0 ... IVAR0 + 7] = igb_mac_readreg,
  2795. igb_getreg(IVAR_MISC),
  2796. igb_getreg(VT_CTL),
  2797. [P2VMAILBOX0 ... P2VMAILBOX7] = igb_mac_readreg,
  2798. [V2PMAILBOX0 ... V2PMAILBOX7] = igb_mac_vfmailbox_read,
  2799. igb_getreg(MBVFICR),
  2800. [VMBMEM0 ... VMBMEM0 + 127] = igb_mac_readreg,
  2801. igb_getreg(MBVFIMR),
  2802. igb_getreg(VFLRE),
  2803. igb_getreg(VFRE),
  2804. igb_getreg(VFTE),
  2805. igb_getreg(QDE),
  2806. igb_getreg(DTXSWC),
  2807. igb_getreg(RPLOLR),
  2808. [VLVF0 ... VLVF0 + E1000_VLVF_ARRAY_SIZE - 1] = igb_mac_readreg,
  2809. [VMVIR0 ... VMVIR7] = igb_mac_readreg,
  2810. [VMOLR0 ... VMOLR7] = igb_mac_readreg,
  2811. [WVBR] = igb_mac_read_clr4,
  2812. [RQDPC0] = igb_mac_read_clr4,
  2813. [RQDPC1] = igb_mac_read_clr4,
  2814. [RQDPC2] = igb_mac_read_clr4,
  2815. [RQDPC3] = igb_mac_read_clr4,
  2816. [RQDPC4] = igb_mac_read_clr4,
  2817. [RQDPC5] = igb_mac_read_clr4,
  2818. [RQDPC6] = igb_mac_read_clr4,
  2819. [RQDPC7] = igb_mac_read_clr4,
  2820. [RQDPC8] = igb_mac_read_clr4,
  2821. [RQDPC9] = igb_mac_read_clr4,
  2822. [RQDPC10] = igb_mac_read_clr4,
  2823. [RQDPC11] = igb_mac_read_clr4,
  2824. [RQDPC12] = igb_mac_read_clr4,
  2825. [RQDPC13] = igb_mac_read_clr4,
  2826. [RQDPC14] = igb_mac_read_clr4,
  2827. [RQDPC15] = igb_mac_read_clr4,
  2828. [VTIVAR ... VTIVAR + 7] = igb_mac_readreg,
  2829. [VTIVAR_MISC ... VTIVAR_MISC + 7] = igb_mac_readreg,
  2830. };
  2831. enum { IGB_NREADOPS = ARRAY_SIZE(igb_macreg_readops) };
  2832. #define igb_putreg(x) [x] = igb_mac_writereg
  2833. typedef void (*writeops)(IGBCore *, int, uint32_t);
  2834. static const writeops igb_macreg_writeops[] = {
  2835. igb_putreg(SWSM),
  2836. igb_putreg(WUFC),
  2837. igb_putreg(RDBAH0),
  2838. igb_putreg(RDBAH1),
  2839. igb_putreg(RDBAH2),
  2840. igb_putreg(RDBAH3),
  2841. igb_putreg(RDBAH4),
  2842. igb_putreg(RDBAH5),
  2843. igb_putreg(RDBAH6),
  2844. igb_putreg(RDBAH7),
  2845. igb_putreg(RDBAH8),
  2846. igb_putreg(RDBAH9),
  2847. igb_putreg(RDBAH10),
  2848. igb_putreg(RDBAH11),
  2849. igb_putreg(RDBAH12),
  2850. igb_putreg(RDBAH13),
  2851. igb_putreg(RDBAH14),
  2852. igb_putreg(RDBAH15),
  2853. igb_putreg(SRRCTL0),
  2854. igb_putreg(SRRCTL1),
  2855. igb_putreg(SRRCTL2),
  2856. igb_putreg(SRRCTL3),
  2857. igb_putreg(SRRCTL4),
  2858. igb_putreg(SRRCTL5),
  2859. igb_putreg(SRRCTL6),
  2860. igb_putreg(SRRCTL7),
  2861. igb_putreg(SRRCTL8),
  2862. igb_putreg(SRRCTL9),
  2863. igb_putreg(SRRCTL10),
  2864. igb_putreg(SRRCTL11),
  2865. igb_putreg(SRRCTL12),
  2866. igb_putreg(SRRCTL13),
  2867. igb_putreg(SRRCTL14),
  2868. igb_putreg(SRRCTL15),
  2869. igb_putreg(RXDCTL0),
  2870. igb_putreg(RXDCTL1),
  2871. igb_putreg(RXDCTL2),
  2872. igb_putreg(RXDCTL3),
  2873. igb_putreg(RXDCTL4),
  2874. igb_putreg(RXDCTL5),
  2875. igb_putreg(RXDCTL6),
  2876. igb_putreg(RXDCTL7),
  2877. igb_putreg(RXDCTL8),
  2878. igb_putreg(RXDCTL9),
  2879. igb_putreg(RXDCTL10),
  2880. igb_putreg(RXDCTL11),
  2881. igb_putreg(RXDCTL12),
  2882. igb_putreg(RXDCTL13),
  2883. igb_putreg(RXDCTL14),
  2884. igb_putreg(RXDCTL15),
  2885. igb_putreg(LEDCTL),
  2886. igb_putreg(TCTL),
  2887. igb_putreg(TCTL_EXT),
  2888. igb_putreg(DTXCTL),
  2889. igb_putreg(RXPBS),
  2890. igb_putreg(RQDPC0),
  2891. igb_putreg(FCAL),
  2892. igb_putreg(FCRUC),
  2893. igb_putreg(WUC),
  2894. igb_putreg(WUS),
  2895. igb_putreg(IPAV),
  2896. igb_putreg(TDBAH0),
  2897. igb_putreg(TDBAH1),
  2898. igb_putreg(TDBAH2),
  2899. igb_putreg(TDBAH3),
  2900. igb_putreg(TDBAH4),
  2901. igb_putreg(TDBAH5),
  2902. igb_putreg(TDBAH6),
  2903. igb_putreg(TDBAH7),
  2904. igb_putreg(TDBAH8),
  2905. igb_putreg(TDBAH9),
  2906. igb_putreg(TDBAH10),
  2907. igb_putreg(TDBAH11),
  2908. igb_putreg(TDBAH12),
  2909. igb_putreg(TDBAH13),
  2910. igb_putreg(TDBAH14),
  2911. igb_putreg(TDBAH15),
  2912. igb_putreg(IAM),
  2913. igb_putreg(MANC),
  2914. igb_putreg(MANC2H),
  2915. igb_putreg(MFVAL),
  2916. igb_putreg(FACTPS),
  2917. igb_putreg(FUNCTAG),
  2918. igb_putreg(GSCL_1),
  2919. igb_putreg(GSCL_2),
  2920. igb_putreg(GSCL_3),
  2921. igb_putreg(GSCL_4),
  2922. igb_putreg(GSCN_0),
  2923. igb_putreg(GSCN_1),
  2924. igb_putreg(GSCN_2),
  2925. igb_putreg(GSCN_3),
  2926. igb_putreg(MRQC),
  2927. igb_putreg(FLOP),
  2928. igb_putreg(FLA),
  2929. igb_putreg(TXDCTL0),
  2930. igb_putreg(TXDCTL1),
  2931. igb_putreg(TXDCTL2),
  2932. igb_putreg(TXDCTL3),
  2933. igb_putreg(TXDCTL4),
  2934. igb_putreg(TXDCTL5),
  2935. igb_putreg(TXDCTL6),
  2936. igb_putreg(TXDCTL7),
  2937. igb_putreg(TXDCTL8),
  2938. igb_putreg(TXDCTL9),
  2939. igb_putreg(TXDCTL10),
  2940. igb_putreg(TXDCTL11),
  2941. igb_putreg(TXDCTL12),
  2942. igb_putreg(TXDCTL13),
  2943. igb_putreg(TXDCTL14),
  2944. igb_putreg(TXDCTL15),
  2945. igb_putreg(TXCTL0),
  2946. igb_putreg(TXCTL1),
  2947. igb_putreg(TXCTL2),
  2948. igb_putreg(TXCTL3),
  2949. igb_putreg(TXCTL4),
  2950. igb_putreg(TXCTL5),
  2951. igb_putreg(TXCTL6),
  2952. igb_putreg(TXCTL7),
  2953. igb_putreg(TXCTL8),
  2954. igb_putreg(TXCTL9),
  2955. igb_putreg(TXCTL10),
  2956. igb_putreg(TXCTL11),
  2957. igb_putreg(TXCTL12),
  2958. igb_putreg(TXCTL13),
  2959. igb_putreg(TXCTL14),
  2960. igb_putreg(TXCTL15),
  2961. igb_putreg(TDWBAL0),
  2962. igb_putreg(TDWBAL1),
  2963. igb_putreg(TDWBAL2),
  2964. igb_putreg(TDWBAL3),
  2965. igb_putreg(TDWBAL4),
  2966. igb_putreg(TDWBAL5),
  2967. igb_putreg(TDWBAL6),
  2968. igb_putreg(TDWBAL7),
  2969. igb_putreg(TDWBAL8),
  2970. igb_putreg(TDWBAL9),
  2971. igb_putreg(TDWBAL10),
  2972. igb_putreg(TDWBAL11),
  2973. igb_putreg(TDWBAL12),
  2974. igb_putreg(TDWBAL13),
  2975. igb_putreg(TDWBAL14),
  2976. igb_putreg(TDWBAL15),
  2977. igb_putreg(TDWBAH0),
  2978. igb_putreg(TDWBAH1),
  2979. igb_putreg(TDWBAH2),
  2980. igb_putreg(TDWBAH3),
  2981. igb_putreg(TDWBAH4),
  2982. igb_putreg(TDWBAH5),
  2983. igb_putreg(TDWBAH6),
  2984. igb_putreg(TDWBAH7),
  2985. igb_putreg(TDWBAH8),
  2986. igb_putreg(TDWBAH9),
  2987. igb_putreg(TDWBAH10),
  2988. igb_putreg(TDWBAH11),
  2989. igb_putreg(TDWBAH12),
  2990. igb_putreg(TDWBAH13),
  2991. igb_putreg(TDWBAH14),
  2992. igb_putreg(TDWBAH15),
  2993. igb_putreg(TIPG),
  2994. igb_putreg(RXSTMPH),
  2995. igb_putreg(RXSTMPL),
  2996. igb_putreg(RXSATRL),
  2997. igb_putreg(RXSATRH),
  2998. igb_putreg(TXSTMPL),
  2999. igb_putreg(TXSTMPH),
  3000. igb_putreg(SYSTIML),
  3001. igb_putreg(SYSTIMH),
  3002. igb_putreg(TIMADJL),
  3003. igb_putreg(TSYNCRXCTL),
  3004. igb_putreg(TSYNCTXCTL),
  3005. igb_putreg(EEMNGCTL),
  3006. igb_putreg(GPIE),
  3007. igb_putreg(TXPBS),
  3008. igb_putreg(RLPML),
  3009. igb_putreg(VET),
  3010. [TDH0] = igb_set_16bit,
  3011. [TDH1] = igb_set_16bit,
  3012. [TDH2] = igb_set_16bit,
  3013. [TDH3] = igb_set_16bit,
  3014. [TDH4] = igb_set_16bit,
  3015. [TDH5] = igb_set_16bit,
  3016. [TDH6] = igb_set_16bit,
  3017. [TDH7] = igb_set_16bit,
  3018. [TDH8] = igb_set_16bit,
  3019. [TDH9] = igb_set_16bit,
  3020. [TDH10] = igb_set_16bit,
  3021. [TDH11] = igb_set_16bit,
  3022. [TDH12] = igb_set_16bit,
  3023. [TDH13] = igb_set_16bit,
  3024. [TDH14] = igb_set_16bit,
  3025. [TDH15] = igb_set_16bit,
  3026. [TDT0] = igb_set_tdt,
  3027. [TDT1] = igb_set_tdt,
  3028. [TDT2] = igb_set_tdt,
  3029. [TDT3] = igb_set_tdt,
  3030. [TDT4] = igb_set_tdt,
  3031. [TDT5] = igb_set_tdt,
  3032. [TDT6] = igb_set_tdt,
  3033. [TDT7] = igb_set_tdt,
  3034. [TDT8] = igb_set_tdt,
  3035. [TDT9] = igb_set_tdt,
  3036. [TDT10] = igb_set_tdt,
  3037. [TDT11] = igb_set_tdt,
  3038. [TDT12] = igb_set_tdt,
  3039. [TDT13] = igb_set_tdt,
  3040. [TDT14] = igb_set_tdt,
  3041. [TDT15] = igb_set_tdt,
  3042. [MDIC] = igb_set_mdic,
  3043. [ICS] = igb_set_ics,
  3044. [RDH0] = igb_set_16bit,
  3045. [RDH1] = igb_set_16bit,
  3046. [RDH2] = igb_set_16bit,
  3047. [RDH3] = igb_set_16bit,
  3048. [RDH4] = igb_set_16bit,
  3049. [RDH5] = igb_set_16bit,
  3050. [RDH6] = igb_set_16bit,
  3051. [RDH7] = igb_set_16bit,
  3052. [RDH8] = igb_set_16bit,
  3053. [RDH9] = igb_set_16bit,
  3054. [RDH10] = igb_set_16bit,
  3055. [RDH11] = igb_set_16bit,
  3056. [RDH12] = igb_set_16bit,
  3057. [RDH13] = igb_set_16bit,
  3058. [RDH14] = igb_set_16bit,
  3059. [RDH15] = igb_set_16bit,
  3060. [RDT0] = igb_set_rdt,
  3061. [RDT1] = igb_set_rdt,
  3062. [RDT2] = igb_set_rdt,
  3063. [RDT3] = igb_set_rdt,
  3064. [RDT4] = igb_set_rdt,
  3065. [RDT5] = igb_set_rdt,
  3066. [RDT6] = igb_set_rdt,
  3067. [RDT7] = igb_set_rdt,
  3068. [RDT8] = igb_set_rdt,
  3069. [RDT9] = igb_set_rdt,
  3070. [RDT10] = igb_set_rdt,
  3071. [RDT11] = igb_set_rdt,
  3072. [RDT12] = igb_set_rdt,
  3073. [RDT13] = igb_set_rdt,
  3074. [RDT14] = igb_set_rdt,
  3075. [RDT15] = igb_set_rdt,
  3076. [IMC] = igb_set_imc,
  3077. [IMS] = igb_set_ims,
  3078. [ICR] = igb_set_icr,
  3079. [EECD] = igb_set_eecd,
  3080. [RCTL] = igb_set_rx_control,
  3081. [CTRL] = igb_set_ctrl,
  3082. [EERD] = igb_set_eerd,
  3083. [TDFH] = igb_set_13bit,
  3084. [TDFT] = igb_set_13bit,
  3085. [TDFHS] = igb_set_13bit,
  3086. [TDFTS] = igb_set_13bit,
  3087. [TDFPC] = igb_set_13bit,
  3088. [RDFH] = igb_set_13bit,
  3089. [RDFT] = igb_set_13bit,
  3090. [RDFHS] = igb_set_13bit,
  3091. [RDFTS] = igb_set_13bit,
  3092. [RDFPC] = igb_set_13bit,
  3093. [GCR] = igb_set_gcr,
  3094. [RXCSUM] = igb_set_rxcsum,
  3095. [TDLEN0] = igb_set_dlen,
  3096. [TDLEN1] = igb_set_dlen,
  3097. [TDLEN2] = igb_set_dlen,
  3098. [TDLEN3] = igb_set_dlen,
  3099. [TDLEN4] = igb_set_dlen,
  3100. [TDLEN5] = igb_set_dlen,
  3101. [TDLEN6] = igb_set_dlen,
  3102. [TDLEN7] = igb_set_dlen,
  3103. [TDLEN8] = igb_set_dlen,
  3104. [TDLEN9] = igb_set_dlen,
  3105. [TDLEN10] = igb_set_dlen,
  3106. [TDLEN11] = igb_set_dlen,
  3107. [TDLEN12] = igb_set_dlen,
  3108. [TDLEN13] = igb_set_dlen,
  3109. [TDLEN14] = igb_set_dlen,
  3110. [TDLEN15] = igb_set_dlen,
  3111. [RDLEN0] = igb_set_dlen,
  3112. [RDLEN1] = igb_set_dlen,
  3113. [RDLEN2] = igb_set_dlen,
  3114. [RDLEN3] = igb_set_dlen,
  3115. [RDLEN4] = igb_set_dlen,
  3116. [RDLEN5] = igb_set_dlen,
  3117. [RDLEN6] = igb_set_dlen,
  3118. [RDLEN7] = igb_set_dlen,
  3119. [RDLEN8] = igb_set_dlen,
  3120. [RDLEN9] = igb_set_dlen,
  3121. [RDLEN10] = igb_set_dlen,
  3122. [RDLEN11] = igb_set_dlen,
  3123. [RDLEN12] = igb_set_dlen,
  3124. [RDLEN13] = igb_set_dlen,
  3125. [RDLEN14] = igb_set_dlen,
  3126. [RDLEN15] = igb_set_dlen,
  3127. [TDBAL0] = igb_set_dbal,
  3128. [TDBAL1] = igb_set_dbal,
  3129. [TDBAL2] = igb_set_dbal,
  3130. [TDBAL3] = igb_set_dbal,
  3131. [TDBAL4] = igb_set_dbal,
  3132. [TDBAL5] = igb_set_dbal,
  3133. [TDBAL6] = igb_set_dbal,
  3134. [TDBAL7] = igb_set_dbal,
  3135. [TDBAL8] = igb_set_dbal,
  3136. [TDBAL9] = igb_set_dbal,
  3137. [TDBAL10] = igb_set_dbal,
  3138. [TDBAL11] = igb_set_dbal,
  3139. [TDBAL12] = igb_set_dbal,
  3140. [TDBAL13] = igb_set_dbal,
  3141. [TDBAL14] = igb_set_dbal,
  3142. [TDBAL15] = igb_set_dbal,
  3143. [RDBAL0] = igb_set_dbal,
  3144. [RDBAL1] = igb_set_dbal,
  3145. [RDBAL2] = igb_set_dbal,
  3146. [RDBAL3] = igb_set_dbal,
  3147. [RDBAL4] = igb_set_dbal,
  3148. [RDBAL5] = igb_set_dbal,
  3149. [RDBAL6] = igb_set_dbal,
  3150. [RDBAL7] = igb_set_dbal,
  3151. [RDBAL8] = igb_set_dbal,
  3152. [RDBAL9] = igb_set_dbal,
  3153. [RDBAL10] = igb_set_dbal,
  3154. [RDBAL11] = igb_set_dbal,
  3155. [RDBAL12] = igb_set_dbal,
  3156. [RDBAL13] = igb_set_dbal,
  3157. [RDBAL14] = igb_set_dbal,
  3158. [RDBAL15] = igb_set_dbal,
  3159. [STATUS] = igb_set_status,
  3160. [PBACLR] = igb_set_pbaclr,
  3161. [CTRL_EXT] = igb_set_ctrlext,
  3162. [FCAH] = igb_set_16bit,
  3163. [FCT] = igb_set_16bit,
  3164. [FCTTV] = igb_set_16bit,
  3165. [FCRTV] = igb_set_16bit,
  3166. [FCRTH] = igb_set_fcrth,
  3167. [FCRTL] = igb_set_fcrtl,
  3168. [CTRL_DUP] = igb_set_ctrl,
  3169. [RFCTL] = igb_set_rfctl,
  3170. [TIMINCA] = igb_set_timinca,
  3171. [TIMADJH] = igb_set_timadjh,
  3172. [IP6AT ... IP6AT + 3] = igb_mac_writereg,
  3173. [IP4AT ... IP4AT + 6] = igb_mac_writereg,
  3174. [RA] = igb_mac_writereg,
  3175. [RA + 1] = igb_mac_setmacaddr,
  3176. [RA + 2 ... RA + 31] = igb_mac_writereg,
  3177. [RA2 ... RA2 + 31] = igb_mac_writereg,
  3178. [WUPM ... WUPM + 31] = igb_mac_writereg,
  3179. [MTA ... MTA + E1000_MC_TBL_SIZE - 1] = igb_mac_writereg,
  3180. [VFTA ... VFTA + E1000_VLAN_FILTER_TBL_SIZE - 1] = igb_mac_writereg,
  3181. [FFMT ... FFMT + 254] = igb_set_4bit,
  3182. [MDEF ... MDEF + 7] = igb_mac_writereg,
  3183. [FTFT ... FTFT + 254] = igb_mac_writereg,
  3184. [RETA ... RETA + 31] = igb_mac_writereg,
  3185. [RSSRK ... RSSRK + 9] = igb_mac_writereg,
  3186. [MAVTV0 ... MAVTV3] = igb_mac_writereg,
  3187. [EITR0 ... EITR0 + IGB_INTR_NUM - 1] = igb_set_eitr,
  3188. /* IGB specific: */
  3189. [FWSM] = igb_mac_writereg,
  3190. [SW_FW_SYNC] = igb_mac_writereg,
  3191. [EICR] = igb_set_eicr,
  3192. [EICS] = igb_set_eics,
  3193. [EIAC] = igb_set_eiac,
  3194. [EIAM] = igb_set_eiam,
  3195. [EIMC] = igb_set_eimc,
  3196. [EIMS] = igb_set_eims,
  3197. [IVAR0 ... IVAR0 + 7] = igb_mac_writereg,
  3198. igb_putreg(IVAR_MISC),
  3199. igb_putreg(VT_CTL),
  3200. [P2VMAILBOX0 ... P2VMAILBOX7] = igb_set_pfmailbox,
  3201. [V2PMAILBOX0 ... V2PMAILBOX7] = igb_set_vfmailbox,
  3202. [MBVFICR] = igb_w1c,
  3203. [VMBMEM0 ... VMBMEM0 + 127] = igb_mac_writereg,
  3204. igb_putreg(MBVFIMR),
  3205. [VFLRE] = igb_w1c,
  3206. igb_putreg(VFRE),
  3207. igb_putreg(VFTE),
  3208. igb_putreg(QDE),
  3209. igb_putreg(DTXSWC),
  3210. igb_putreg(RPLOLR),
  3211. [VLVF0 ... VLVF0 + E1000_VLVF_ARRAY_SIZE - 1] = igb_mac_writereg,
  3212. [VMVIR0 ... VMVIR7] = igb_mac_writereg,
  3213. [VMOLR0 ... VMOLR7] = igb_mac_writereg,
  3214. [UTA ... UTA + E1000_MC_TBL_SIZE - 1] = igb_mac_writereg,
  3215. [PVTCTRL0] = igb_set_vtctrl,
  3216. [PVTCTRL1] = igb_set_vtctrl,
  3217. [PVTCTRL2] = igb_set_vtctrl,
  3218. [PVTCTRL3] = igb_set_vtctrl,
  3219. [PVTCTRL4] = igb_set_vtctrl,
  3220. [PVTCTRL5] = igb_set_vtctrl,
  3221. [PVTCTRL6] = igb_set_vtctrl,
  3222. [PVTCTRL7] = igb_set_vtctrl,
  3223. [PVTEICS0] = igb_set_vteics,
  3224. [PVTEICS1] = igb_set_vteics,
  3225. [PVTEICS2] = igb_set_vteics,
  3226. [PVTEICS3] = igb_set_vteics,
  3227. [PVTEICS4] = igb_set_vteics,
  3228. [PVTEICS5] = igb_set_vteics,
  3229. [PVTEICS6] = igb_set_vteics,
  3230. [PVTEICS7] = igb_set_vteics,
  3231. [PVTEIMS0] = igb_set_vteims,
  3232. [PVTEIMS1] = igb_set_vteims,
  3233. [PVTEIMS2] = igb_set_vteims,
  3234. [PVTEIMS3] = igb_set_vteims,
  3235. [PVTEIMS4] = igb_set_vteims,
  3236. [PVTEIMS5] = igb_set_vteims,
  3237. [PVTEIMS6] = igb_set_vteims,
  3238. [PVTEIMS7] = igb_set_vteims,
  3239. [PVTEIMC0] = igb_set_vteimc,
  3240. [PVTEIMC1] = igb_set_vteimc,
  3241. [PVTEIMC2] = igb_set_vteimc,
  3242. [PVTEIMC3] = igb_set_vteimc,
  3243. [PVTEIMC4] = igb_set_vteimc,
  3244. [PVTEIMC5] = igb_set_vteimc,
  3245. [PVTEIMC6] = igb_set_vteimc,
  3246. [PVTEIMC7] = igb_set_vteimc,
  3247. [PVTEIAC0] = igb_set_vteiac,
  3248. [PVTEIAC1] = igb_set_vteiac,
  3249. [PVTEIAC2] = igb_set_vteiac,
  3250. [PVTEIAC3] = igb_set_vteiac,
  3251. [PVTEIAC4] = igb_set_vteiac,
  3252. [PVTEIAC5] = igb_set_vteiac,
  3253. [PVTEIAC6] = igb_set_vteiac,
  3254. [PVTEIAC7] = igb_set_vteiac,
  3255. [PVTEIAM0] = igb_set_vteiam,
  3256. [PVTEIAM1] = igb_set_vteiam,
  3257. [PVTEIAM2] = igb_set_vteiam,
  3258. [PVTEIAM3] = igb_set_vteiam,
  3259. [PVTEIAM4] = igb_set_vteiam,
  3260. [PVTEIAM5] = igb_set_vteiam,
  3261. [PVTEIAM6] = igb_set_vteiam,
  3262. [PVTEIAM7] = igb_set_vteiam,
  3263. [PVTEICR0] = igb_set_vteicr,
  3264. [PVTEICR1] = igb_set_vteicr,
  3265. [PVTEICR2] = igb_set_vteicr,
  3266. [PVTEICR3] = igb_set_vteicr,
  3267. [PVTEICR4] = igb_set_vteicr,
  3268. [PVTEICR5] = igb_set_vteicr,
  3269. [PVTEICR6] = igb_set_vteicr,
  3270. [PVTEICR7] = igb_set_vteicr,
  3271. [VTIVAR ... VTIVAR + 7] = igb_set_vtivar,
  3272. [VTIVAR_MISC ... VTIVAR_MISC + 7] = igb_mac_writereg
  3273. };
  3274. enum { IGB_NWRITEOPS = ARRAY_SIZE(igb_macreg_writeops) };
  3275. enum { MAC_ACCESS_PARTIAL = 1 };
  3276. /*
  3277. * The array below combines alias offsets of the index values for the
  3278. * MAC registers that have aliases, with the indication of not fully
  3279. * implemented registers (lowest bit). This combination is possible
  3280. * because all of the offsets are even.
  3281. */
  3282. static const uint16_t mac_reg_access[E1000E_MAC_SIZE] = {
  3283. /* Alias index offsets */
  3284. [FCRTL_A] = 0x07fe,
  3285. [RDFH_A] = 0xe904, [RDFT_A] = 0xe904,
  3286. [TDFH_A] = 0xed00, [TDFT_A] = 0xed00,
  3287. [RA_A ... RA_A + 31] = 0x14f0,
  3288. [VFTA_A ... VFTA_A + E1000_VLAN_FILTER_TBL_SIZE - 1] = 0x1400,
  3289. [RDBAL0_A] = 0x2600,
  3290. [RDBAH0_A] = 0x2600,
  3291. [RDLEN0_A] = 0x2600,
  3292. [SRRCTL0_A] = 0x2600,
  3293. [RDH0_A] = 0x2600,
  3294. [RDT0_A] = 0x2600,
  3295. [RXDCTL0_A] = 0x2600,
  3296. [RXCTL0_A] = 0x2600,
  3297. [RQDPC0_A] = 0x2600,
  3298. [RDBAL1_A] = 0x25D0,
  3299. [RDBAL2_A] = 0x25A0,
  3300. [RDBAL3_A] = 0x2570,
  3301. [RDBAH1_A] = 0x25D0,
  3302. [RDBAH2_A] = 0x25A0,
  3303. [RDBAH3_A] = 0x2570,
  3304. [RDLEN1_A] = 0x25D0,
  3305. [RDLEN2_A] = 0x25A0,
  3306. [RDLEN3_A] = 0x2570,
  3307. [SRRCTL1_A] = 0x25D0,
  3308. [SRRCTL2_A] = 0x25A0,
  3309. [SRRCTL3_A] = 0x2570,
  3310. [RDH1_A] = 0x25D0,
  3311. [RDH2_A] = 0x25A0,
  3312. [RDH3_A] = 0x2570,
  3313. [RDT1_A] = 0x25D0,
  3314. [RDT2_A] = 0x25A0,
  3315. [RDT3_A] = 0x2570,
  3316. [RXDCTL1_A] = 0x25D0,
  3317. [RXDCTL2_A] = 0x25A0,
  3318. [RXDCTL3_A] = 0x2570,
  3319. [RXCTL1_A] = 0x25D0,
  3320. [RXCTL2_A] = 0x25A0,
  3321. [RXCTL3_A] = 0x2570,
  3322. [RQDPC1_A] = 0x25D0,
  3323. [RQDPC2_A] = 0x25A0,
  3324. [RQDPC3_A] = 0x2570,
  3325. [TDBAL0_A] = 0x2A00,
  3326. [TDBAH0_A] = 0x2A00,
  3327. [TDLEN0_A] = 0x2A00,
  3328. [TDH0_A] = 0x2A00,
  3329. [TDT0_A] = 0x2A00,
  3330. [TXCTL0_A] = 0x2A00,
  3331. [TDWBAL0_A] = 0x2A00,
  3332. [TDWBAH0_A] = 0x2A00,
  3333. [TDBAL1_A] = 0x29D0,
  3334. [TDBAL2_A] = 0x29A0,
  3335. [TDBAL3_A] = 0x2970,
  3336. [TDBAH1_A] = 0x29D0,
  3337. [TDBAH2_A] = 0x29A0,
  3338. [TDBAH3_A] = 0x2970,
  3339. [TDLEN1_A] = 0x29D0,
  3340. [TDLEN2_A] = 0x29A0,
  3341. [TDLEN3_A] = 0x2970,
  3342. [TDH1_A] = 0x29D0,
  3343. [TDH2_A] = 0x29A0,
  3344. [TDH3_A] = 0x2970,
  3345. [TDT1_A] = 0x29D0,
  3346. [TDT2_A] = 0x29A0,
  3347. [TDT3_A] = 0x2970,
  3348. [TXDCTL0_A] = 0x2A00,
  3349. [TXDCTL1_A] = 0x29D0,
  3350. [TXDCTL2_A] = 0x29A0,
  3351. [TXDCTL3_A] = 0x2970,
  3352. [TXCTL1_A] = 0x29D0,
  3353. [TXCTL2_A] = 0x29A0,
  3354. [TXCTL3_A] = 0x29D0,
  3355. [TDWBAL1_A] = 0x29D0,
  3356. [TDWBAL2_A] = 0x29A0,
  3357. [TDWBAL3_A] = 0x2970,
  3358. [TDWBAH1_A] = 0x29D0,
  3359. [TDWBAH2_A] = 0x29A0,
  3360. [TDWBAH3_A] = 0x2970,
  3361. /* Access options */
  3362. [RDFH] = MAC_ACCESS_PARTIAL, [RDFT] = MAC_ACCESS_PARTIAL,
  3363. [RDFHS] = MAC_ACCESS_PARTIAL, [RDFTS] = MAC_ACCESS_PARTIAL,
  3364. [RDFPC] = MAC_ACCESS_PARTIAL,
  3365. [TDFH] = MAC_ACCESS_PARTIAL, [TDFT] = MAC_ACCESS_PARTIAL,
  3366. [TDFHS] = MAC_ACCESS_PARTIAL, [TDFTS] = MAC_ACCESS_PARTIAL,
  3367. [TDFPC] = MAC_ACCESS_PARTIAL, [EECD] = MAC_ACCESS_PARTIAL,
  3368. [FLA] = MAC_ACCESS_PARTIAL,
  3369. [FCAL] = MAC_ACCESS_PARTIAL, [FCAH] = MAC_ACCESS_PARTIAL,
  3370. [FCT] = MAC_ACCESS_PARTIAL, [FCTTV] = MAC_ACCESS_PARTIAL,
  3371. [FCRTV] = MAC_ACCESS_PARTIAL, [FCRTL] = MAC_ACCESS_PARTIAL,
  3372. [FCRTH] = MAC_ACCESS_PARTIAL,
  3373. [MAVTV0 ... MAVTV3] = MAC_ACCESS_PARTIAL
  3374. };
  3375. void
  3376. igb_core_write(IGBCore *core, hwaddr addr, uint64_t val, unsigned size)
  3377. {
  3378. uint16_t index = igb_get_reg_index_with_offset(mac_reg_access, addr);
  3379. if (index < IGB_NWRITEOPS && igb_macreg_writeops[index]) {
  3380. if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
  3381. trace_e1000e_wrn_regs_write_trivial(index << 2);
  3382. }
  3383. trace_e1000e_core_write(index << 2, size, val);
  3384. igb_macreg_writeops[index](core, index, val);
  3385. } else if (index < IGB_NREADOPS && igb_macreg_readops[index]) {
  3386. trace_e1000e_wrn_regs_write_ro(index << 2, size, val);
  3387. } else {
  3388. trace_e1000e_wrn_regs_write_unknown(index << 2, size, val);
  3389. }
  3390. }
  3391. uint64_t
  3392. igb_core_read(IGBCore *core, hwaddr addr, unsigned size)
  3393. {
  3394. uint64_t val;
  3395. uint16_t index = igb_get_reg_index_with_offset(mac_reg_access, addr);
  3396. if (index < IGB_NREADOPS && igb_macreg_readops[index]) {
  3397. if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
  3398. trace_e1000e_wrn_regs_read_trivial(index << 2);
  3399. }
  3400. val = igb_macreg_readops[index](core, index);
  3401. trace_e1000e_core_read(index << 2, size, val);
  3402. return val;
  3403. } else {
  3404. trace_e1000e_wrn_regs_read_unknown(index << 2, size);
  3405. }
  3406. return 0;
  3407. }
  3408. static inline void
  3409. igb_autoneg_pause(IGBCore *core)
  3410. {
  3411. timer_del(core->autoneg_timer);
  3412. }
  3413. static void
  3414. igb_autoneg_resume(IGBCore *core)
  3415. {
  3416. if (igb_have_autoneg(core) &&
  3417. !(core->phy[MII_BMSR] & MII_BMSR_AN_COMP)) {
  3418. qemu_get_queue(core->owner_nic)->link_down = false;
  3419. timer_mod(core->autoneg_timer,
  3420. qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
  3421. }
  3422. }
  3423. static void
  3424. igb_vm_state_change(void *opaque, bool running, RunState state)
  3425. {
  3426. IGBCore *core = opaque;
  3427. if (running) {
  3428. trace_e1000e_vm_state_running();
  3429. igb_intrmgr_resume(core);
  3430. igb_autoneg_resume(core);
  3431. } else {
  3432. trace_e1000e_vm_state_stopped();
  3433. igb_autoneg_pause(core);
  3434. igb_intrmgr_pause(core);
  3435. }
  3436. }
  3437. void
  3438. igb_core_pci_realize(IGBCore *core,
  3439. const uint16_t *eeprom_templ,
  3440. uint32_t eeprom_size,
  3441. const uint8_t *macaddr)
  3442. {
  3443. int i;
  3444. core->autoneg_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
  3445. igb_autoneg_timer, core);
  3446. igb_intrmgr_pci_realize(core);
  3447. core->vmstate = qemu_add_vm_change_state_handler(igb_vm_state_change, core);
  3448. for (i = 0; i < IGB_NUM_QUEUES; i++) {
  3449. net_tx_pkt_init(&core->tx[i].tx_pkt, NULL, E1000E_MAX_TX_FRAGS);
  3450. }
  3451. net_rx_pkt_init(&core->rx_pkt);
  3452. e1000x_core_prepare_eeprom(core->eeprom,
  3453. eeprom_templ,
  3454. eeprom_size,
  3455. PCI_DEVICE_GET_CLASS(core->owner)->device_id,
  3456. macaddr);
  3457. igb_update_rx_offloads(core);
  3458. }
  3459. void
  3460. igb_core_pci_uninit(IGBCore *core)
  3461. {
  3462. int i;
  3463. timer_free(core->autoneg_timer);
  3464. igb_intrmgr_pci_unint(core);
  3465. qemu_del_vm_change_state_handler(core->vmstate);
  3466. for (i = 0; i < IGB_NUM_QUEUES; i++) {
  3467. net_tx_pkt_reset(core->tx[i].tx_pkt, NULL);
  3468. net_tx_pkt_uninit(core->tx[i].tx_pkt);
  3469. }
  3470. net_rx_pkt_uninit(core->rx_pkt);
  3471. }
  3472. static const uint16_t
  3473. igb_phy_reg_init[] = {
  3474. [MII_BMCR] = MII_BMCR_SPEED1000 |
  3475. MII_BMCR_FD |
  3476. MII_BMCR_AUTOEN,
  3477. [MII_BMSR] = MII_BMSR_EXTCAP |
  3478. MII_BMSR_LINK_ST |
  3479. MII_BMSR_AUTONEG |
  3480. MII_BMSR_MFPS |
  3481. MII_BMSR_EXTSTAT |
  3482. MII_BMSR_10T_HD |
  3483. MII_BMSR_10T_FD |
  3484. MII_BMSR_100TX_HD |
  3485. MII_BMSR_100TX_FD,
  3486. [MII_PHYID1] = IGP03E1000_E_PHY_ID >> 16,
  3487. [MII_PHYID2] = (IGP03E1000_E_PHY_ID & 0xfff0) | 1,
  3488. [MII_ANAR] = MII_ANAR_CSMACD | MII_ANAR_10 |
  3489. MII_ANAR_10FD | MII_ANAR_TX |
  3490. MII_ANAR_TXFD | MII_ANAR_PAUSE |
  3491. MII_ANAR_PAUSE_ASYM,
  3492. [MII_ANLPAR] = MII_ANLPAR_10 | MII_ANLPAR_10FD |
  3493. MII_ANLPAR_TX | MII_ANLPAR_TXFD |
  3494. MII_ANLPAR_T4 | MII_ANLPAR_PAUSE,
  3495. [MII_ANER] = MII_ANER_NP | MII_ANER_NWAY,
  3496. [MII_ANNP] = 0x1 | MII_ANNP_MP,
  3497. [MII_CTRL1000] = MII_CTRL1000_HALF | MII_CTRL1000_FULL |
  3498. MII_CTRL1000_PORT | MII_CTRL1000_MASTER,
  3499. [MII_STAT1000] = MII_STAT1000_HALF | MII_STAT1000_FULL |
  3500. MII_STAT1000_ROK | MII_STAT1000_LOK,
  3501. [MII_EXTSTAT] = MII_EXTSTAT_1000T_HD | MII_EXTSTAT_1000T_FD,
  3502. [IGP01E1000_PHY_PORT_CONFIG] = BIT(5) | BIT(8),
  3503. [IGP01E1000_PHY_PORT_STATUS] = IGP01E1000_PSSR_SPEED_1000MBPS,
  3504. [IGP02E1000_PHY_POWER_MGMT] = BIT(0) | BIT(3) | IGP02E1000_PM_D3_LPLU |
  3505. IGP01E1000_PSCFR_SMART_SPEED
  3506. };
  3507. static const uint32_t igb_mac_reg_init[] = {
  3508. [LEDCTL] = 2 | (3 << 8) | BIT(15) | (6 << 16) | (7 << 24),
  3509. [EEMNGCTL] = BIT(31),
  3510. [TXDCTL0] = E1000_TXDCTL_QUEUE_ENABLE,
  3511. [RXDCTL0] = E1000_RXDCTL_QUEUE_ENABLE | (1 << 16),
  3512. [RXDCTL1] = 1 << 16,
  3513. [RXDCTL2] = 1 << 16,
  3514. [RXDCTL3] = 1 << 16,
  3515. [RXDCTL4] = 1 << 16,
  3516. [RXDCTL5] = 1 << 16,
  3517. [RXDCTL6] = 1 << 16,
  3518. [RXDCTL7] = 1 << 16,
  3519. [RXDCTL8] = 1 << 16,
  3520. [RXDCTL9] = 1 << 16,
  3521. [RXDCTL10] = 1 << 16,
  3522. [RXDCTL11] = 1 << 16,
  3523. [RXDCTL12] = 1 << 16,
  3524. [RXDCTL13] = 1 << 16,
  3525. [RXDCTL14] = 1 << 16,
  3526. [RXDCTL15] = 1 << 16,
  3527. [TIPG] = 0x08 | (0x04 << 10) | (0x06 << 20),
  3528. [CTRL] = E1000_CTRL_FD | E1000_CTRL_LRST | E1000_CTRL_SPD_1000 |
  3529. E1000_CTRL_ADVD3WUC,
  3530. [STATUS] = E1000_STATUS_PHYRA | BIT(31),
  3531. [EECD] = E1000_EECD_FWE_DIS | E1000_EECD_PRES |
  3532. (2 << E1000_EECD_SIZE_EX_SHIFT),
  3533. [GCR] = E1000_L0S_ADJUST |
  3534. E1000_GCR_CMPL_TMOUT_RESEND |
  3535. E1000_GCR_CAP_VER2 |
  3536. E1000_L1_ENTRY_LATENCY_MSB |
  3537. E1000_L1_ENTRY_LATENCY_LSB,
  3538. [RXCSUM] = E1000_RXCSUM_IPOFLD | E1000_RXCSUM_TUOFLD,
  3539. [TXPBS] = 0x28,
  3540. [RXPBS] = 0x40,
  3541. [TCTL] = E1000_TCTL_PSP | (0xF << E1000_CT_SHIFT) |
  3542. (0x40 << E1000_COLD_SHIFT) | (0x1 << 26) | (0xA << 28),
  3543. [TCTL_EXT] = 0x40 | (0x42 << 10),
  3544. [DTXCTL] = E1000_DTXCTL_8023LL | E1000_DTXCTL_SPOOF_INT,
  3545. [VET] = ETH_P_VLAN | (ETH_P_VLAN << 16),
  3546. [V2PMAILBOX0 ... V2PMAILBOX0 + IGB_MAX_VF_FUNCTIONS - 1] = E1000_V2PMAILBOX_RSTI,
  3547. [MBVFIMR] = 0xFF,
  3548. [VFRE] = 0xFF,
  3549. [VFTE] = 0xFF,
  3550. [VMOLR0 ... VMOLR0 + 7] = 0x2600 | E1000_VMOLR_STRCRC,
  3551. [RPLOLR] = E1000_RPLOLR_STRCRC,
  3552. [RLPML] = 0x2600,
  3553. [TXCTL0] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3554. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3555. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3556. [TXCTL1] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3557. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3558. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3559. [TXCTL2] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3560. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3561. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3562. [TXCTL3] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3563. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3564. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3565. [TXCTL4] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3566. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3567. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3568. [TXCTL5] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3569. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3570. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3571. [TXCTL6] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3572. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3573. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3574. [TXCTL7] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3575. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3576. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3577. [TXCTL8] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3578. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3579. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3580. [TXCTL9] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3581. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3582. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3583. [TXCTL10] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3584. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3585. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3586. [TXCTL11] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3587. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3588. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3589. [TXCTL12] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3590. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3591. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3592. [TXCTL13] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3593. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3594. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3595. [TXCTL14] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3596. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3597. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3598. [TXCTL15] = E1000_DCA_TXCTRL_DATA_RRO_EN |
  3599. E1000_DCA_TXCTRL_TX_WB_RO_EN |
  3600. E1000_DCA_TXCTRL_DESC_RRO_EN,
  3601. };
  3602. static void igb_reset(IGBCore *core, bool sw)
  3603. {
  3604. struct igb_tx *tx;
  3605. int i;
  3606. timer_del(core->autoneg_timer);
  3607. igb_intrmgr_reset(core);
  3608. memset(core->phy, 0, sizeof core->phy);
  3609. memcpy(core->phy, igb_phy_reg_init, sizeof igb_phy_reg_init);
  3610. for (i = 0; i < E1000E_MAC_SIZE; i++) {
  3611. if (sw &&
  3612. (i == RXPBS || i == TXPBS ||
  3613. (i >= EITR0 && i < EITR0 + IGB_INTR_NUM))) {
  3614. continue;
  3615. }
  3616. core->mac[i] = i < ARRAY_SIZE(igb_mac_reg_init) ?
  3617. igb_mac_reg_init[i] : 0;
  3618. }
  3619. if (qemu_get_queue(core->owner_nic)->link_down) {
  3620. igb_link_down(core);
  3621. }
  3622. e1000x_reset_mac_addr(core->owner_nic, core->mac, core->permanent_mac);
  3623. for (int vfn = 0; vfn < IGB_MAX_VF_FUNCTIONS; vfn++) {
  3624. /* Set RSTI, so VF can identify a PF reset is in progress */
  3625. core->mac[V2PMAILBOX0 + vfn] |= E1000_V2PMAILBOX_RSTI;
  3626. }
  3627. for (i = 0; i < ARRAY_SIZE(core->tx); i++) {
  3628. tx = &core->tx[i];
  3629. net_tx_pkt_reset(tx->tx_pkt, NULL);
  3630. memset(tx->ctx, 0, sizeof(tx->ctx));
  3631. tx->first = true;
  3632. tx->skip_cp = false;
  3633. }
  3634. }
  3635. void
  3636. igb_core_reset(IGBCore *core)
  3637. {
  3638. igb_reset(core, false);
  3639. }
  3640. void igb_core_pre_save(IGBCore *core)
  3641. {
  3642. int i;
  3643. NetClientState *nc = qemu_get_queue(core->owner_nic);
  3644. /*
  3645. * If link is down and auto-negotiation is supported and ongoing,
  3646. * complete auto-negotiation immediately. This allows us to look
  3647. * at MII_BMSR_AN_COMP to infer link status on load.
  3648. */
  3649. if (nc->link_down && igb_have_autoneg(core)) {
  3650. core->phy[MII_BMSR] |= MII_BMSR_AN_COMP;
  3651. igb_update_flowctl_status(core);
  3652. }
  3653. for (i = 0; i < ARRAY_SIZE(core->tx); i++) {
  3654. if (net_tx_pkt_has_fragments(core->tx[i].tx_pkt)) {
  3655. core->tx[i].skip_cp = true;
  3656. }
  3657. }
  3658. }
  3659. int
  3660. igb_core_post_load(IGBCore *core)
  3661. {
  3662. NetClientState *nc = qemu_get_queue(core->owner_nic);
  3663. /*
  3664. * nc.link_down can't be migrated, so infer link_down according
  3665. * to link status bit in core.mac[STATUS].
  3666. */
  3667. nc->link_down = (core->mac[STATUS] & E1000_STATUS_LU) == 0;
  3668. return 0;
  3669. }