dp8393x.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996
  1. /*
  2. * QEMU NS SONIC DP8393x netcard
  3. *
  4. * Copyright (c) 2008-2009 Herve Poussineau
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "hw/irq.h"
  21. #include "hw/qdev-properties.h"
  22. #include "hw/sysbus.h"
  23. #include "migration/vmstate.h"
  24. #include "net/net.h"
  25. #include "qapi/error.h"
  26. #include "qemu/module.h"
  27. #include "qemu/timer.h"
  28. #include <zlib.h>
  29. #include "qom/object.h"
  30. #include "trace.h"
  31. static const char *reg_names[] = {
  32. "CR", "DCR", "RCR", "TCR", "IMR", "ISR", "UTDA", "CTDA",
  33. "TPS", "TFC", "TSA0", "TSA1", "TFS", "URDA", "CRDA", "CRBA0",
  34. "CRBA1", "RBWC0", "RBWC1", "EOBC", "URRA", "RSA", "REA", "RRP",
  35. "RWP", "TRBA0", "TRBA1", "0x1b", "0x1c", "0x1d", "0x1e", "LLFA",
  36. "TTDA", "CEP", "CAP2", "CAP1", "CAP0", "CE", "CDP", "CDC",
  37. "SR", "WT0", "WT1", "RSC", "CRCT", "FAET", "MPT", "MDT",
  38. "0x30", "0x31", "0x32", "0x33", "0x34", "0x35", "0x36", "0x37",
  39. "0x38", "0x39", "0x3a", "0x3b", "0x3c", "0x3d", "0x3e", "DCR2" };
  40. #define SONIC_CR 0x00
  41. #define SONIC_DCR 0x01
  42. #define SONIC_RCR 0x02
  43. #define SONIC_TCR 0x03
  44. #define SONIC_IMR 0x04
  45. #define SONIC_ISR 0x05
  46. #define SONIC_UTDA 0x06
  47. #define SONIC_CTDA 0x07
  48. #define SONIC_TPS 0x08
  49. #define SONIC_TFC 0x09
  50. #define SONIC_TSA0 0x0a
  51. #define SONIC_TSA1 0x0b
  52. #define SONIC_TFS 0x0c
  53. #define SONIC_URDA 0x0d
  54. #define SONIC_CRDA 0x0e
  55. #define SONIC_CRBA0 0x0f
  56. #define SONIC_CRBA1 0x10
  57. #define SONIC_RBWC0 0x11
  58. #define SONIC_RBWC1 0x12
  59. #define SONIC_EOBC 0x13
  60. #define SONIC_URRA 0x14
  61. #define SONIC_RSA 0x15
  62. #define SONIC_REA 0x16
  63. #define SONIC_RRP 0x17
  64. #define SONIC_RWP 0x18
  65. #define SONIC_TRBA0 0x19
  66. #define SONIC_TRBA1 0x1a
  67. #define SONIC_LLFA 0x1f
  68. #define SONIC_TTDA 0x20
  69. #define SONIC_CEP 0x21
  70. #define SONIC_CAP2 0x22
  71. #define SONIC_CAP1 0x23
  72. #define SONIC_CAP0 0x24
  73. #define SONIC_CE 0x25
  74. #define SONIC_CDP 0x26
  75. #define SONIC_CDC 0x27
  76. #define SONIC_SR 0x28
  77. #define SONIC_WT0 0x29
  78. #define SONIC_WT1 0x2a
  79. #define SONIC_RSC 0x2b
  80. #define SONIC_CRCT 0x2c
  81. #define SONIC_FAET 0x2d
  82. #define SONIC_MPT 0x2e
  83. #define SONIC_MDT 0x2f
  84. #define SONIC_DCR2 0x3f
  85. #define SONIC_REG_COUNT 0x40
  86. #define SONIC_CR_HTX 0x0001
  87. #define SONIC_CR_TXP 0x0002
  88. #define SONIC_CR_RXDIS 0x0004
  89. #define SONIC_CR_RXEN 0x0008
  90. #define SONIC_CR_STP 0x0010
  91. #define SONIC_CR_ST 0x0020
  92. #define SONIC_CR_RST 0x0080
  93. #define SONIC_CR_RRRA 0x0100
  94. #define SONIC_CR_LCAM 0x0200
  95. #define SONIC_CR_MASK 0x03bf
  96. #define SONIC_DCR_DW 0x0020
  97. #define SONIC_DCR_LBR 0x2000
  98. #define SONIC_DCR_EXBUS 0x8000
  99. #define SONIC_RCR_PRX 0x0001
  100. #define SONIC_RCR_LBK 0x0002
  101. #define SONIC_RCR_FAER 0x0004
  102. #define SONIC_RCR_CRCR 0x0008
  103. #define SONIC_RCR_CRS 0x0020
  104. #define SONIC_RCR_LPKT 0x0040
  105. #define SONIC_RCR_BC 0x0080
  106. #define SONIC_RCR_MC 0x0100
  107. #define SONIC_RCR_LB0 0x0200
  108. #define SONIC_RCR_LB1 0x0400
  109. #define SONIC_RCR_AMC 0x0800
  110. #define SONIC_RCR_PRO 0x1000
  111. #define SONIC_RCR_BRD 0x2000
  112. #define SONIC_RCR_RNT 0x4000
  113. #define SONIC_TCR_PTX 0x0001
  114. #define SONIC_TCR_BCM 0x0002
  115. #define SONIC_TCR_FU 0x0004
  116. #define SONIC_TCR_EXC 0x0040
  117. #define SONIC_TCR_CRSL 0x0080
  118. #define SONIC_TCR_NCRS 0x0100
  119. #define SONIC_TCR_EXD 0x0400
  120. #define SONIC_TCR_CRCI 0x2000
  121. #define SONIC_TCR_PINT 0x8000
  122. #define SONIC_ISR_RBAE 0x0010
  123. #define SONIC_ISR_RBE 0x0020
  124. #define SONIC_ISR_RDE 0x0040
  125. #define SONIC_ISR_TC 0x0080
  126. #define SONIC_ISR_TXDN 0x0200
  127. #define SONIC_ISR_PKTRX 0x0400
  128. #define SONIC_ISR_PINT 0x0800
  129. #define SONIC_ISR_LCD 0x1000
  130. #define SONIC_DESC_EOL 0x0001
  131. #define SONIC_DESC_ADDR 0xFFFE
  132. #define TYPE_DP8393X "dp8393x"
  133. OBJECT_DECLARE_SIMPLE_TYPE(dp8393xState, DP8393X)
  134. struct dp8393xState {
  135. SysBusDevice parent_obj;
  136. /* Hardware */
  137. uint8_t it_shift;
  138. bool big_endian;
  139. bool last_rba_is_full;
  140. qemu_irq irq;
  141. int irq_level;
  142. QEMUTimer *watchdog;
  143. int64_t wt_last_update;
  144. NICConf conf;
  145. NICState *nic;
  146. MemoryRegion mmio;
  147. /* Registers */
  148. uint16_t cam[16][3];
  149. uint16_t regs[SONIC_REG_COUNT];
  150. /* Temporaries */
  151. uint8_t tx_buffer[0x10000];
  152. int loopback_packet;
  153. /* Memory access */
  154. MemoryRegion *dma_mr;
  155. AddressSpace as;
  156. };
  157. /*
  158. * Accessor functions for values which are formed by
  159. * concatenating two 16 bit device registers. By putting these
  160. * in their own functions with a uint32_t return type we avoid the
  161. * pitfall of implicit sign extension where ((x << 16) | y) is a
  162. * signed 32 bit integer that might get sign-extended to a 64 bit integer.
  163. */
  164. static uint32_t dp8393x_cdp(dp8393xState *s)
  165. {
  166. return (s->regs[SONIC_URRA] << 16) | s->regs[SONIC_CDP];
  167. }
  168. static uint32_t dp8393x_crba(dp8393xState *s)
  169. {
  170. return (s->regs[SONIC_CRBA1] << 16) | s->regs[SONIC_CRBA0];
  171. }
  172. static uint32_t dp8393x_crda(dp8393xState *s)
  173. {
  174. return (s->regs[SONIC_URDA] << 16) |
  175. (s->regs[SONIC_CRDA] & SONIC_DESC_ADDR);
  176. }
  177. static uint32_t dp8393x_rbwc(dp8393xState *s)
  178. {
  179. return (s->regs[SONIC_RBWC1] << 16) | s->regs[SONIC_RBWC0];
  180. }
  181. static uint32_t dp8393x_rrp(dp8393xState *s)
  182. {
  183. return (s->regs[SONIC_URRA] << 16) | s->regs[SONIC_RRP];
  184. }
  185. static uint32_t dp8393x_tsa(dp8393xState *s)
  186. {
  187. return (s->regs[SONIC_TSA1] << 16) | s->regs[SONIC_TSA0];
  188. }
  189. static uint32_t dp8393x_ttda(dp8393xState *s)
  190. {
  191. return (s->regs[SONIC_UTDA] << 16) |
  192. (s->regs[SONIC_TTDA] & SONIC_DESC_ADDR);
  193. }
  194. static uint32_t dp8393x_wt(dp8393xState *s)
  195. {
  196. return s->regs[SONIC_WT1] << 16 | s->regs[SONIC_WT0];
  197. }
  198. static uint16_t dp8393x_get(dp8393xState *s, hwaddr addr, int offset)
  199. {
  200. const MemTxAttrs attrs = MEMTXATTRS_UNSPECIFIED;
  201. uint16_t val;
  202. if (s->regs[SONIC_DCR] & SONIC_DCR_DW) {
  203. addr += offset << 2;
  204. if (s->big_endian) {
  205. val = address_space_ldl_be(&s->as, addr, attrs, NULL);
  206. } else {
  207. val = address_space_ldl_le(&s->as, addr, attrs, NULL);
  208. }
  209. } else {
  210. addr += offset << 1;
  211. if (s->big_endian) {
  212. val = address_space_lduw_be(&s->as, addr, attrs, NULL);
  213. } else {
  214. val = address_space_lduw_le(&s->as, addr, attrs, NULL);
  215. }
  216. }
  217. return val;
  218. }
  219. static void dp8393x_put(dp8393xState *s,
  220. hwaddr addr, int offset, uint16_t val)
  221. {
  222. const MemTxAttrs attrs = MEMTXATTRS_UNSPECIFIED;
  223. if (s->regs[SONIC_DCR] & SONIC_DCR_DW) {
  224. addr += offset << 2;
  225. if (s->big_endian) {
  226. address_space_stl_be(&s->as, addr, val, attrs, NULL);
  227. } else {
  228. address_space_stl_le(&s->as, addr, val, attrs, NULL);
  229. }
  230. } else {
  231. addr += offset << 1;
  232. if (s->big_endian) {
  233. address_space_stw_be(&s->as, addr, val, attrs, NULL);
  234. } else {
  235. address_space_stw_le(&s->as, addr, val, attrs, NULL);
  236. }
  237. }
  238. }
  239. static void dp8393x_update_irq(dp8393xState *s)
  240. {
  241. int level = (s->regs[SONIC_IMR] & s->regs[SONIC_ISR]) ? 1 : 0;
  242. if (level != s->irq_level) {
  243. s->irq_level = level;
  244. if (level) {
  245. trace_dp8393x_raise_irq(s->regs[SONIC_ISR]);
  246. } else {
  247. trace_dp8393x_lower_irq();
  248. }
  249. }
  250. qemu_set_irq(s->irq, level);
  251. }
  252. static void dp8393x_do_load_cam(dp8393xState *s)
  253. {
  254. int width, size;
  255. uint16_t index;
  256. width = (s->regs[SONIC_DCR] & SONIC_DCR_DW) ? 2 : 1;
  257. size = sizeof(uint16_t) * 4 * width;
  258. while (s->regs[SONIC_CDC] & 0x1f) {
  259. /* Fill current entry */
  260. index = dp8393x_get(s, dp8393x_cdp(s), 0) & 0xf;
  261. s->cam[index][0] = dp8393x_get(s, dp8393x_cdp(s), 1);
  262. s->cam[index][1] = dp8393x_get(s, dp8393x_cdp(s), 2);
  263. s->cam[index][2] = dp8393x_get(s, dp8393x_cdp(s), 3);
  264. trace_dp8393x_load_cam(index,
  265. s->cam[index][0] >> 8, s->cam[index][0] & 0xff,
  266. s->cam[index][1] >> 8, s->cam[index][1] & 0xff,
  267. s->cam[index][2] >> 8, s->cam[index][2] & 0xff);
  268. /* Move to next entry */
  269. s->regs[SONIC_CDC]--;
  270. s->regs[SONIC_CDP] += size;
  271. }
  272. /* Read CAM enable */
  273. s->regs[SONIC_CE] = dp8393x_get(s, dp8393x_cdp(s), 0);
  274. trace_dp8393x_load_cam_done(s->regs[SONIC_CE]);
  275. /* Done */
  276. s->regs[SONIC_CR] &= ~SONIC_CR_LCAM;
  277. s->regs[SONIC_ISR] |= SONIC_ISR_LCD;
  278. dp8393x_update_irq(s);
  279. }
  280. static void dp8393x_do_read_rra(dp8393xState *s)
  281. {
  282. int width, size;
  283. /* Read memory */
  284. width = (s->regs[SONIC_DCR] & SONIC_DCR_DW) ? 2 : 1;
  285. size = sizeof(uint16_t) * 4 * width;
  286. /* Update SONIC registers */
  287. s->regs[SONIC_CRBA0] = dp8393x_get(s, dp8393x_rrp(s), 0);
  288. s->regs[SONIC_CRBA1] = dp8393x_get(s, dp8393x_rrp(s), 1);
  289. s->regs[SONIC_RBWC0] = dp8393x_get(s, dp8393x_rrp(s), 2);
  290. s->regs[SONIC_RBWC1] = dp8393x_get(s, dp8393x_rrp(s), 3);
  291. trace_dp8393x_read_rra_regs(s->regs[SONIC_CRBA0], s->regs[SONIC_CRBA1],
  292. s->regs[SONIC_RBWC0], s->regs[SONIC_RBWC1]);
  293. /* Go to next entry */
  294. s->regs[SONIC_RRP] += size;
  295. /* Handle wrap */
  296. if (s->regs[SONIC_RRP] == s->regs[SONIC_REA]) {
  297. s->regs[SONIC_RRP] = s->regs[SONIC_RSA];
  298. }
  299. /* Warn the host if CRBA now has the last available resource */
  300. if (s->regs[SONIC_RRP] == s->regs[SONIC_RWP]) {
  301. s->regs[SONIC_ISR] |= SONIC_ISR_RBE;
  302. dp8393x_update_irq(s);
  303. }
  304. /* Allow packet reception */
  305. s->last_rba_is_full = false;
  306. }
  307. static void dp8393x_do_software_reset(dp8393xState *s)
  308. {
  309. timer_del(s->watchdog);
  310. s->regs[SONIC_CR] &= ~(SONIC_CR_LCAM | SONIC_CR_RRRA | SONIC_CR_TXP |
  311. SONIC_CR_HTX);
  312. s->regs[SONIC_CR] |= SONIC_CR_RST | SONIC_CR_RXDIS;
  313. }
  314. static void dp8393x_set_next_tick(dp8393xState *s)
  315. {
  316. uint32_t ticks;
  317. int64_t delay;
  318. if (s->regs[SONIC_CR] & SONIC_CR_STP) {
  319. timer_del(s->watchdog);
  320. return;
  321. }
  322. ticks = dp8393x_wt(s);
  323. s->wt_last_update = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  324. delay = NANOSECONDS_PER_SECOND * ticks / 5000000;
  325. timer_mod(s->watchdog, s->wt_last_update + delay);
  326. }
  327. static void dp8393x_update_wt_regs(dp8393xState *s)
  328. {
  329. int64_t elapsed;
  330. uint32_t val;
  331. if (s->regs[SONIC_CR] & SONIC_CR_STP) {
  332. timer_del(s->watchdog);
  333. return;
  334. }
  335. elapsed = s->wt_last_update - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  336. val = dp8393x_wt(s);
  337. val -= elapsed / 5000000;
  338. s->regs[SONIC_WT1] = (val >> 16) & 0xffff;
  339. s->regs[SONIC_WT0] = (val >> 0) & 0xffff;
  340. dp8393x_set_next_tick(s);
  341. }
  342. static void dp8393x_do_start_timer(dp8393xState *s)
  343. {
  344. s->regs[SONIC_CR] &= ~SONIC_CR_STP;
  345. dp8393x_set_next_tick(s);
  346. }
  347. static void dp8393x_do_stop_timer(dp8393xState *s)
  348. {
  349. s->regs[SONIC_CR] &= ~SONIC_CR_ST;
  350. dp8393x_update_wt_regs(s);
  351. }
  352. static bool dp8393x_can_receive(NetClientState *nc);
  353. static void dp8393x_do_receiver_enable(dp8393xState *s)
  354. {
  355. s->regs[SONIC_CR] &= ~SONIC_CR_RXDIS;
  356. if (dp8393x_can_receive(s->nic->ncs)) {
  357. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  358. }
  359. }
  360. static void dp8393x_do_receiver_disable(dp8393xState *s)
  361. {
  362. s->regs[SONIC_CR] &= ~SONIC_CR_RXEN;
  363. }
  364. static void dp8393x_do_transmit_packets(dp8393xState *s)
  365. {
  366. NetClientState *nc = qemu_get_queue(s->nic);
  367. int tx_len, len;
  368. uint16_t i;
  369. while (1) {
  370. /* Read memory */
  371. s->regs[SONIC_TTDA] = s->regs[SONIC_CTDA];
  372. trace_dp8393x_transmit_packet(dp8393x_ttda(s));
  373. tx_len = 0;
  374. /* Update registers */
  375. s->regs[SONIC_TCR] = dp8393x_get(s, dp8393x_ttda(s), 1) & 0xf000;
  376. s->regs[SONIC_TPS] = dp8393x_get(s, dp8393x_ttda(s), 2);
  377. s->regs[SONIC_TFC] = dp8393x_get(s, dp8393x_ttda(s), 3);
  378. s->regs[SONIC_TSA0] = dp8393x_get(s, dp8393x_ttda(s), 4);
  379. s->regs[SONIC_TSA1] = dp8393x_get(s, dp8393x_ttda(s), 5);
  380. s->regs[SONIC_TFS] = dp8393x_get(s, dp8393x_ttda(s), 6);
  381. /* Handle programmable interrupt */
  382. if (s->regs[SONIC_TCR] & SONIC_TCR_PINT) {
  383. s->regs[SONIC_ISR] |= SONIC_ISR_PINT;
  384. } else {
  385. s->regs[SONIC_ISR] &= ~SONIC_ISR_PINT;
  386. }
  387. for (i = 0; i < s->regs[SONIC_TFC]; ) {
  388. /* Append fragment */
  389. len = s->regs[SONIC_TFS];
  390. if (tx_len + len > sizeof(s->tx_buffer)) {
  391. len = sizeof(s->tx_buffer) - tx_len;
  392. }
  393. address_space_read(&s->as, dp8393x_tsa(s), MEMTXATTRS_UNSPECIFIED,
  394. &s->tx_buffer[tx_len], len);
  395. tx_len += len;
  396. i++;
  397. if (i != s->regs[SONIC_TFC]) {
  398. /* Read next fragment details */
  399. s->regs[SONIC_TSA0] = dp8393x_get(s, dp8393x_ttda(s),
  400. 4 + 3 * i);
  401. s->regs[SONIC_TSA1] = dp8393x_get(s, dp8393x_ttda(s),
  402. 5 + 3 * i);
  403. s->regs[SONIC_TFS] = dp8393x_get(s, dp8393x_ttda(s),
  404. 6 + 3 * i);
  405. }
  406. }
  407. /* Handle Ethernet checksum */
  408. if (!(s->regs[SONIC_TCR] & SONIC_TCR_CRCI)) {
  409. /*
  410. * Don't append FCS there, to look like slirp packets
  411. * which don't have one
  412. */
  413. } else {
  414. /* Remove existing FCS */
  415. tx_len -= 4;
  416. if (tx_len < 0) {
  417. trace_dp8393x_transmit_txlen_error(tx_len);
  418. break;
  419. }
  420. }
  421. if (s->regs[SONIC_RCR] & (SONIC_RCR_LB1 | SONIC_RCR_LB0)) {
  422. /* Loopback */
  423. s->regs[SONIC_TCR] |= SONIC_TCR_CRSL;
  424. if (nc->info->can_receive(nc)) {
  425. s->loopback_packet = 1;
  426. qemu_receive_packet(nc, s->tx_buffer, tx_len);
  427. }
  428. } else {
  429. /* Transmit packet */
  430. qemu_send_packet(nc, s->tx_buffer, tx_len);
  431. }
  432. s->regs[SONIC_TCR] |= SONIC_TCR_PTX;
  433. /* Write status */
  434. dp8393x_put(s, dp8393x_ttda(s), 0, s->regs[SONIC_TCR] & 0x0fff);
  435. if (!(s->regs[SONIC_CR] & SONIC_CR_HTX)) {
  436. /* Read footer of packet */
  437. s->regs[SONIC_CTDA] = dp8393x_get(s, dp8393x_ttda(s),
  438. 4 + 3 * s->regs[SONIC_TFC]);
  439. if (s->regs[SONIC_CTDA] & SONIC_DESC_EOL) {
  440. /* EOL detected */
  441. break;
  442. }
  443. }
  444. }
  445. /* Done */
  446. s->regs[SONIC_CR] &= ~SONIC_CR_TXP;
  447. s->regs[SONIC_ISR] |= SONIC_ISR_TXDN;
  448. dp8393x_update_irq(s);
  449. }
  450. static void dp8393x_do_halt_transmission(dp8393xState *s)
  451. {
  452. /* Nothing to do */
  453. }
  454. static void dp8393x_do_command(dp8393xState *s, uint16_t command)
  455. {
  456. if ((s->regs[SONIC_CR] & SONIC_CR_RST) && !(command & SONIC_CR_RST)) {
  457. s->regs[SONIC_CR] &= ~SONIC_CR_RST;
  458. return;
  459. }
  460. s->regs[SONIC_CR] |= (command & SONIC_CR_MASK);
  461. if (command & SONIC_CR_HTX) {
  462. dp8393x_do_halt_transmission(s);
  463. }
  464. if (command & SONIC_CR_TXP) {
  465. dp8393x_do_transmit_packets(s);
  466. }
  467. if (command & SONIC_CR_RXDIS) {
  468. dp8393x_do_receiver_disable(s);
  469. }
  470. if (command & SONIC_CR_RXEN) {
  471. dp8393x_do_receiver_enable(s);
  472. }
  473. if (command & SONIC_CR_STP) {
  474. dp8393x_do_stop_timer(s);
  475. }
  476. if (command & SONIC_CR_ST) {
  477. dp8393x_do_start_timer(s);
  478. }
  479. if (command & SONIC_CR_RST) {
  480. dp8393x_do_software_reset(s);
  481. }
  482. if (command & SONIC_CR_RRRA) {
  483. dp8393x_do_read_rra(s);
  484. s->regs[SONIC_CR] &= ~SONIC_CR_RRRA;
  485. }
  486. if (command & SONIC_CR_LCAM) {
  487. dp8393x_do_load_cam(s);
  488. }
  489. }
  490. static uint64_t dp8393x_read(void *opaque, hwaddr addr, unsigned int size)
  491. {
  492. dp8393xState *s = opaque;
  493. int reg = addr >> s->it_shift;
  494. uint16_t val = 0;
  495. switch (reg) {
  496. /* Update data before reading it */
  497. case SONIC_WT0:
  498. case SONIC_WT1:
  499. dp8393x_update_wt_regs(s);
  500. val = s->regs[reg];
  501. break;
  502. /* Accept read to some registers only when in reset mode */
  503. case SONIC_CAP2:
  504. case SONIC_CAP1:
  505. case SONIC_CAP0:
  506. if (s->regs[SONIC_CR] & SONIC_CR_RST) {
  507. val = s->cam[s->regs[SONIC_CEP] & 0xf][SONIC_CAP0 - reg];
  508. }
  509. break;
  510. /* All other registers have no special contraints */
  511. default:
  512. val = s->regs[reg];
  513. }
  514. trace_dp8393x_read(reg, reg_names[reg], val, size);
  515. return val;
  516. }
  517. static void dp8393x_write(void *opaque, hwaddr addr, uint64_t val,
  518. unsigned int size)
  519. {
  520. dp8393xState *s = opaque;
  521. int reg = addr >> s->it_shift;
  522. trace_dp8393x_write(reg, reg_names[reg], val, size);
  523. switch (reg) {
  524. /* Command register */
  525. case SONIC_CR:
  526. dp8393x_do_command(s, val);
  527. break;
  528. /* Prevent write to read-only registers */
  529. case SONIC_CAP2:
  530. case SONIC_CAP1:
  531. case SONIC_CAP0:
  532. case SONIC_SR:
  533. case SONIC_MDT:
  534. trace_dp8393x_write_invalid(reg);
  535. break;
  536. /* Accept write to some registers only when in reset mode */
  537. case SONIC_DCR:
  538. if (s->regs[SONIC_CR] & SONIC_CR_RST) {
  539. s->regs[reg] = val & 0xbfff;
  540. } else {
  541. trace_dp8393x_write_invalid_dcr("DCR");
  542. }
  543. break;
  544. case SONIC_DCR2:
  545. if (s->regs[SONIC_CR] & SONIC_CR_RST) {
  546. s->regs[reg] = val & 0xf017;
  547. } else {
  548. trace_dp8393x_write_invalid_dcr("DCR2");
  549. }
  550. break;
  551. /* 12 lower bytes are Read Only */
  552. case SONIC_TCR:
  553. s->regs[reg] = val & 0xf000;
  554. break;
  555. /* 9 lower bytes are Read Only */
  556. case SONIC_RCR:
  557. s->regs[reg] = val & 0xffe0;
  558. break;
  559. /* Ignore most significant bit */
  560. case SONIC_IMR:
  561. s->regs[reg] = val & 0x7fff;
  562. dp8393x_update_irq(s);
  563. break;
  564. /* Clear bits by writing 1 to them */
  565. case SONIC_ISR:
  566. val &= s->regs[reg];
  567. s->regs[reg] &= ~val;
  568. if (val & SONIC_ISR_RBE) {
  569. dp8393x_do_read_rra(s);
  570. }
  571. dp8393x_update_irq(s);
  572. break;
  573. /* The guest is required to store aligned pointers here */
  574. case SONIC_RSA:
  575. case SONIC_REA:
  576. case SONIC_RRP:
  577. case SONIC_RWP:
  578. if (s->regs[SONIC_DCR] & SONIC_DCR_DW) {
  579. s->regs[reg] = val & 0xfffc;
  580. } else {
  581. s->regs[reg] = val & 0xfffe;
  582. }
  583. break;
  584. /* Invert written value for some registers */
  585. case SONIC_CRCT:
  586. case SONIC_FAET:
  587. case SONIC_MPT:
  588. s->regs[reg] = val ^ 0xffff;
  589. break;
  590. /* All other registers have no special contrainst */
  591. default:
  592. s->regs[reg] = val;
  593. }
  594. if (reg == SONIC_WT0 || reg == SONIC_WT1) {
  595. dp8393x_set_next_tick(s);
  596. }
  597. }
  598. /*
  599. * Since .impl.max_access_size is effectively controlled by the it_shift
  600. * property, leave it unspecified for now to allow the memory API to
  601. * correctly zero extend the 16-bit register values to the access size up to and
  602. * including it_shift.
  603. */
  604. static const MemoryRegionOps dp8393x_ops = {
  605. .read = dp8393x_read,
  606. .write = dp8393x_write,
  607. .impl.min_access_size = 2,
  608. .endianness = DEVICE_NATIVE_ENDIAN,
  609. };
  610. static void dp8393x_watchdog(void *opaque)
  611. {
  612. dp8393xState *s = opaque;
  613. if (s->regs[SONIC_CR] & SONIC_CR_STP) {
  614. return;
  615. }
  616. s->regs[SONIC_WT1] = 0xffff;
  617. s->regs[SONIC_WT0] = 0xffff;
  618. dp8393x_set_next_tick(s);
  619. /* Signal underflow */
  620. s->regs[SONIC_ISR] |= SONIC_ISR_TC;
  621. dp8393x_update_irq(s);
  622. }
  623. static bool dp8393x_can_receive(NetClientState *nc)
  624. {
  625. dp8393xState *s = qemu_get_nic_opaque(nc);
  626. return !!(s->regs[SONIC_CR] & SONIC_CR_RXEN);
  627. }
  628. static int dp8393x_receive_filter(dp8393xState *s, const uint8_t * buf,
  629. int size)
  630. {
  631. static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  632. int i;
  633. /* Check promiscuous mode */
  634. if ((s->regs[SONIC_RCR] & SONIC_RCR_PRO) && (buf[0] & 1) == 0) {
  635. return 0;
  636. }
  637. /* Check multicast packets */
  638. if ((s->regs[SONIC_RCR] & SONIC_RCR_AMC) && (buf[0] & 1) == 1) {
  639. return SONIC_RCR_MC;
  640. }
  641. /* Check broadcast */
  642. if ((s->regs[SONIC_RCR] & SONIC_RCR_BRD) &&
  643. !memcmp(buf, bcast, sizeof(bcast))) {
  644. return SONIC_RCR_BC;
  645. }
  646. /* Check CAM */
  647. for (i = 0; i < 16; i++) {
  648. if (s->regs[SONIC_CE] & (1 << i)) {
  649. /* Entry enabled */
  650. if (!memcmp(buf, s->cam[i], sizeof(s->cam[i]))) {
  651. return 0;
  652. }
  653. }
  654. }
  655. return -1;
  656. }
  657. static ssize_t dp8393x_receive(NetClientState *nc, const uint8_t * buf,
  658. size_t pkt_size)
  659. {
  660. dp8393xState *s = qemu_get_nic_opaque(nc);
  661. int packet_type;
  662. uint32_t available, address;
  663. int rx_len, padded_len;
  664. uint32_t checksum;
  665. int size;
  666. s->regs[SONIC_RCR] &= ~(SONIC_RCR_PRX | SONIC_RCR_LBK | SONIC_RCR_FAER |
  667. SONIC_RCR_CRCR | SONIC_RCR_LPKT | SONIC_RCR_BC | SONIC_RCR_MC);
  668. if (s->last_rba_is_full) {
  669. return pkt_size;
  670. }
  671. rx_len = pkt_size + sizeof(checksum);
  672. if (s->regs[SONIC_DCR] & SONIC_DCR_DW) {
  673. padded_len = ((rx_len - 1) | 3) + 1;
  674. } else {
  675. padded_len = ((rx_len - 1) | 1) + 1;
  676. }
  677. if (padded_len > dp8393x_rbwc(s) * 2) {
  678. trace_dp8393x_receive_oversize(pkt_size);
  679. s->regs[SONIC_ISR] |= SONIC_ISR_RBAE;
  680. dp8393x_update_irq(s);
  681. s->regs[SONIC_RCR] |= SONIC_RCR_LPKT;
  682. goto done;
  683. }
  684. packet_type = dp8393x_receive_filter(s, buf, pkt_size);
  685. if (packet_type < 0) {
  686. trace_dp8393x_receive_not_netcard();
  687. return -1;
  688. }
  689. /* Check for EOL */
  690. if (s->regs[SONIC_LLFA] & SONIC_DESC_EOL) {
  691. /* Are we still in resource exhaustion? */
  692. s->regs[SONIC_LLFA] = dp8393x_get(s, dp8393x_crda(s), 5);
  693. if (s->regs[SONIC_LLFA] & SONIC_DESC_EOL) {
  694. /* Still EOL ; stop reception */
  695. return -1;
  696. }
  697. /* Link has been updated by host */
  698. /* Clear in_use */
  699. dp8393x_put(s, dp8393x_crda(s), 6, 0x0000);
  700. /* Move to next descriptor */
  701. s->regs[SONIC_CRDA] = s->regs[SONIC_LLFA];
  702. s->regs[SONIC_ISR] |= SONIC_ISR_PKTRX;
  703. }
  704. /* Save current position */
  705. s->regs[SONIC_TRBA1] = s->regs[SONIC_CRBA1];
  706. s->regs[SONIC_TRBA0] = s->regs[SONIC_CRBA0];
  707. /* Calculate the ethernet checksum */
  708. checksum = cpu_to_le32(crc32(0, buf, pkt_size));
  709. /* Put packet into RBA */
  710. trace_dp8393x_receive_packet(dp8393x_crba(s));
  711. address = dp8393x_crba(s);
  712. address_space_write(&s->as, address, MEMTXATTRS_UNSPECIFIED,
  713. buf, pkt_size);
  714. address += pkt_size;
  715. /* Put frame checksum into RBA */
  716. address_space_write(&s->as, address, MEMTXATTRS_UNSPECIFIED,
  717. &checksum, sizeof(checksum));
  718. address += sizeof(checksum);
  719. /* Pad short packets to keep pointers aligned */
  720. if (rx_len < padded_len) {
  721. size = padded_len - rx_len;
  722. address_space_write(&s->as, address, MEMTXATTRS_UNSPECIFIED,
  723. "\xFF\xFF\xFF", size);
  724. address += size;
  725. }
  726. s->regs[SONIC_CRBA1] = address >> 16;
  727. s->regs[SONIC_CRBA0] = address & 0xffff;
  728. available = dp8393x_rbwc(s);
  729. available -= padded_len >> 1;
  730. s->regs[SONIC_RBWC1] = available >> 16;
  731. s->regs[SONIC_RBWC0] = available & 0xffff;
  732. /* Update status */
  733. if (dp8393x_rbwc(s) < s->regs[SONIC_EOBC]) {
  734. s->regs[SONIC_RCR] |= SONIC_RCR_LPKT;
  735. }
  736. s->regs[SONIC_RCR] |= packet_type;
  737. s->regs[SONIC_RCR] |= SONIC_RCR_PRX;
  738. if (s->loopback_packet) {
  739. s->regs[SONIC_RCR] |= SONIC_RCR_LBK;
  740. s->loopback_packet = 0;
  741. }
  742. /* Write status to memory */
  743. trace_dp8393x_receive_write_status(dp8393x_crda(s));
  744. dp8393x_put(s, dp8393x_crda(s), 0, s->regs[SONIC_RCR]); /* status */
  745. dp8393x_put(s, dp8393x_crda(s), 1, rx_len); /* byte count */
  746. dp8393x_put(s, dp8393x_crda(s), 2, s->regs[SONIC_TRBA0]); /* pkt_ptr0 */
  747. dp8393x_put(s, dp8393x_crda(s), 3, s->regs[SONIC_TRBA1]); /* pkt_ptr1 */
  748. dp8393x_put(s, dp8393x_crda(s), 4, s->regs[SONIC_RSC]); /* seq_no */
  749. /* Check link field */
  750. s->regs[SONIC_LLFA] = dp8393x_get(s, dp8393x_crda(s), 5);
  751. if (s->regs[SONIC_LLFA] & SONIC_DESC_EOL) {
  752. /* EOL detected */
  753. s->regs[SONIC_ISR] |= SONIC_ISR_RDE;
  754. } else {
  755. /* Clear in_use */
  756. dp8393x_put(s, dp8393x_crda(s), 6, 0x0000);
  757. /* Move to next descriptor */
  758. s->regs[SONIC_CRDA] = s->regs[SONIC_LLFA];
  759. s->regs[SONIC_ISR] |= SONIC_ISR_PKTRX;
  760. }
  761. dp8393x_update_irq(s);
  762. s->regs[SONIC_RSC] = (s->regs[SONIC_RSC] & 0xff00) |
  763. ((s->regs[SONIC_RSC] + 1) & 0x00ff);
  764. done:
  765. if (s->regs[SONIC_RCR] & SONIC_RCR_LPKT) {
  766. if (s->regs[SONIC_RRP] == s->regs[SONIC_RWP]) {
  767. /* Stop packet reception */
  768. s->last_rba_is_full = true;
  769. } else {
  770. /* Read next resource */
  771. dp8393x_do_read_rra(s);
  772. }
  773. }
  774. return pkt_size;
  775. }
  776. static void dp8393x_reset(DeviceState *dev)
  777. {
  778. dp8393xState *s = DP8393X(dev);
  779. timer_del(s->watchdog);
  780. memset(s->regs, 0, sizeof(s->regs));
  781. s->regs[SONIC_SR] = 0x0004; /* only revision recognized by Linux/mips */
  782. s->regs[SONIC_CR] = SONIC_CR_RST | SONIC_CR_STP | SONIC_CR_RXDIS;
  783. s->regs[SONIC_DCR] &= ~(SONIC_DCR_EXBUS | SONIC_DCR_LBR);
  784. s->regs[SONIC_RCR] &= ~(SONIC_RCR_LB0 | SONIC_RCR_LB1 | SONIC_RCR_BRD |
  785. SONIC_RCR_RNT);
  786. s->regs[SONIC_TCR] |= SONIC_TCR_NCRS | SONIC_TCR_PTX;
  787. s->regs[SONIC_TCR] &= ~SONIC_TCR_BCM;
  788. s->regs[SONIC_IMR] = 0;
  789. s->regs[SONIC_ISR] = 0;
  790. s->regs[SONIC_DCR2] = 0;
  791. s->regs[SONIC_EOBC] = 0x02F8;
  792. s->regs[SONIC_RSC] = 0;
  793. s->regs[SONIC_CE] = 0;
  794. s->regs[SONIC_RSC] = 0;
  795. /* Network cable is connected */
  796. s->regs[SONIC_RCR] |= SONIC_RCR_CRS;
  797. dp8393x_update_irq(s);
  798. }
  799. static NetClientInfo net_dp83932_info = {
  800. .type = NET_CLIENT_DRIVER_NIC,
  801. .size = sizeof(NICState),
  802. .can_receive = dp8393x_can_receive,
  803. .receive = dp8393x_receive,
  804. };
  805. static void dp8393x_instance_init(Object *obj)
  806. {
  807. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  808. dp8393xState *s = DP8393X(obj);
  809. sysbus_init_mmio(sbd, &s->mmio);
  810. sysbus_init_irq(sbd, &s->irq);
  811. }
  812. static void dp8393x_realize(DeviceState *dev, Error **errp)
  813. {
  814. dp8393xState *s = DP8393X(dev);
  815. address_space_init(&s->as, s->dma_mr, "dp8393x");
  816. memory_region_init_io(&s->mmio, OBJECT(dev), &dp8393x_ops, s,
  817. "dp8393x-regs", SONIC_REG_COUNT << s->it_shift);
  818. s->nic = qemu_new_nic(&net_dp83932_info, &s->conf,
  819. object_get_typename(OBJECT(dev)), dev->id, s);
  820. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  821. s->watchdog = timer_new_ns(QEMU_CLOCK_VIRTUAL, dp8393x_watchdog, s);
  822. }
  823. static const VMStateDescription vmstate_dp8393x = {
  824. .name = "dp8393x",
  825. .version_id = 1,
  826. .minimum_version_id = 1,
  827. .fields = (VMStateField []) {
  828. VMSTATE_UINT16_2DARRAY(cam, dp8393xState, 16, 3),
  829. VMSTATE_UINT16_ARRAY(regs, dp8393xState, SONIC_REG_COUNT),
  830. VMSTATE_END_OF_LIST()
  831. }
  832. };
  833. static Property dp8393x_properties[] = {
  834. DEFINE_NIC_PROPERTIES(dp8393xState, conf),
  835. DEFINE_PROP_LINK("dma_mr", dp8393xState, dma_mr,
  836. TYPE_MEMORY_REGION, MemoryRegion *),
  837. DEFINE_PROP_UINT8("it_shift", dp8393xState, it_shift, 0),
  838. DEFINE_PROP_BOOL("big_endian", dp8393xState, big_endian, false),
  839. DEFINE_PROP_END_OF_LIST(),
  840. };
  841. static void dp8393x_class_init(ObjectClass *klass, void *data)
  842. {
  843. DeviceClass *dc = DEVICE_CLASS(klass);
  844. set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
  845. dc->realize = dp8393x_realize;
  846. dc->reset = dp8393x_reset;
  847. dc->vmsd = &vmstate_dp8393x;
  848. device_class_set_props(dc, dp8393x_properties);
  849. }
  850. static const TypeInfo dp8393x_info = {
  851. .name = TYPE_DP8393X,
  852. .parent = TYPE_SYS_BUS_DEVICE,
  853. .instance_size = sizeof(dp8393xState),
  854. .instance_init = dp8393x_instance_init,
  855. .class_init = dp8393x_class_init,
  856. };
  857. static void dp8393x_register_types(void)
  858. {
  859. type_register_static(&dp8393x_info);
  860. }
  861. type_init(dp8393x_register_types)