xlnx-versal-crl.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * QEMU model of the Clock-Reset-LPD (CRL).
  3. *
  4. * Copyright (c) 2022 Advanced Micro Devices, Inc.
  5. * SPDX-License-Identifier: GPL-2.0-or-later
  6. *
  7. * Written by Edgar E. Iglesias <edgar.iglesias@amd.com>
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "qemu/log.h"
  12. #include "qemu/bitops.h"
  13. #include "migration/vmstate.h"
  14. #include "hw/qdev-properties.h"
  15. #include "hw/sysbus.h"
  16. #include "hw/irq.h"
  17. #include "hw/register.h"
  18. #include "hw/resettable.h"
  19. #include "target/arm/arm-powerctl.h"
  20. #include "hw/misc/xlnx-versal-crl.h"
  21. #ifndef XLNX_VERSAL_CRL_ERR_DEBUG
  22. #define XLNX_VERSAL_CRL_ERR_DEBUG 0
  23. #endif
  24. static void crl_update_irq(XlnxVersalCRL *s)
  25. {
  26. bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK];
  27. qemu_set_irq(s->irq, pending);
  28. }
  29. static void crl_status_postw(RegisterInfo *reg, uint64_t val64)
  30. {
  31. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  32. crl_update_irq(s);
  33. }
  34. static uint64_t crl_enable_prew(RegisterInfo *reg, uint64_t val64)
  35. {
  36. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  37. uint32_t val = val64;
  38. s->regs[R_IR_MASK] &= ~val;
  39. crl_update_irq(s);
  40. return 0;
  41. }
  42. static uint64_t crl_disable_prew(RegisterInfo *reg, uint64_t val64)
  43. {
  44. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  45. uint32_t val = val64;
  46. s->regs[R_IR_MASK] |= val;
  47. crl_update_irq(s);
  48. return 0;
  49. }
  50. static void crl_reset_dev(XlnxVersalCRL *s, DeviceState *dev,
  51. bool rst_old, bool rst_new)
  52. {
  53. device_cold_reset(dev);
  54. }
  55. static void crl_reset_cpu(XlnxVersalCRL *s, ARMCPU *armcpu,
  56. bool rst_old, bool rst_new)
  57. {
  58. if (rst_new) {
  59. arm_set_cpu_off(armcpu->mp_affinity);
  60. } else {
  61. arm_set_cpu_on_and_reset(armcpu->mp_affinity);
  62. }
  63. }
  64. #define REGFIELD_RESET(type, s, reg, f, new_val, dev) { \
  65. bool old_f = ARRAY_FIELD_EX32((s)->regs, reg, f); \
  66. bool new_f = FIELD_EX32(new_val, reg, f); \
  67. \
  68. /* Detect edges. */ \
  69. if (dev && old_f != new_f) { \
  70. crl_reset_ ## type(s, dev, old_f, new_f); \
  71. } \
  72. }
  73. static uint64_t crl_rst_r5_prew(RegisterInfo *reg, uint64_t val64)
  74. {
  75. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  76. REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]);
  77. REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU1, val64, s->cfg.cpu_r5[1]);
  78. return val64;
  79. }
  80. static uint64_t crl_rst_adma_prew(RegisterInfo *reg, uint64_t val64)
  81. {
  82. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  83. int i;
  84. /* A single register fans out to all ADMA reset inputs. */
  85. for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) {
  86. REGFIELD_RESET(dev, s, RST_ADMA, RESET, val64, s->cfg.adma[i]);
  87. }
  88. return val64;
  89. }
  90. static uint64_t crl_rst_uart0_prew(RegisterInfo *reg, uint64_t val64)
  91. {
  92. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  93. REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]);
  94. return val64;
  95. }
  96. static uint64_t crl_rst_uart1_prew(RegisterInfo *reg, uint64_t val64)
  97. {
  98. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  99. REGFIELD_RESET(dev, s, RST_UART1, RESET, val64, s->cfg.uart[1]);
  100. return val64;
  101. }
  102. static uint64_t crl_rst_gem0_prew(RegisterInfo *reg, uint64_t val64)
  103. {
  104. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  105. REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]);
  106. return val64;
  107. }
  108. static uint64_t crl_rst_gem1_prew(RegisterInfo *reg, uint64_t val64)
  109. {
  110. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  111. REGFIELD_RESET(dev, s, RST_GEM1, RESET, val64, s->cfg.gem[1]);
  112. return val64;
  113. }
  114. static uint64_t crl_rst_usb_prew(RegisterInfo *reg, uint64_t val64)
  115. {
  116. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  117. REGFIELD_RESET(dev, s, RST_USB0, RESET, val64, s->cfg.usb);
  118. return val64;
  119. }
  120. static const RegisterAccessInfo crl_regs_info[] = {
  121. { .name = "ERR_CTRL", .addr = A_ERR_CTRL,
  122. },{ .name = "IR_STATUS", .addr = A_IR_STATUS,
  123. .w1c = 0x1,
  124. .post_write = crl_status_postw,
  125. },{ .name = "IR_MASK", .addr = A_IR_MASK,
  126. .reset = 0x1,
  127. .ro = 0x1,
  128. },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE,
  129. .pre_write = crl_enable_prew,
  130. },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE,
  131. .pre_write = crl_disable_prew,
  132. },{ .name = "WPROT", .addr = A_WPROT,
  133. },{ .name = "PLL_CLK_OTHER_DMN", .addr = A_PLL_CLK_OTHER_DMN,
  134. .reset = 0x1,
  135. .rsvd = 0xe,
  136. },{ .name = "RPLL_CTRL", .addr = A_RPLL_CTRL,
  137. .reset = 0x24809,
  138. .rsvd = 0xf88c00f6,
  139. },{ .name = "RPLL_CFG", .addr = A_RPLL_CFG,
  140. .reset = 0x2000000,
  141. .rsvd = 0x1801210,
  142. },{ .name = "RPLL_FRAC_CFG", .addr = A_RPLL_FRAC_CFG,
  143. .rsvd = 0x7e330000,
  144. },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS,
  145. .reset = R_PLL_STATUS_RPLL_STABLE_MASK |
  146. R_PLL_STATUS_RPLL_LOCK_MASK,
  147. .rsvd = 0xfa,
  148. .ro = 0x5,
  149. },{ .name = "RPLL_TO_XPD_CTRL", .addr = A_RPLL_TO_XPD_CTRL,
  150. .reset = 0x2000100,
  151. .rsvd = 0xfdfc00ff,
  152. },{ .name = "LPD_TOP_SWITCH_CTRL", .addr = A_LPD_TOP_SWITCH_CTRL,
  153. .reset = 0x6000300,
  154. .rsvd = 0xf9fc00f8,
  155. },{ .name = "LPD_LSBUS_CTRL", .addr = A_LPD_LSBUS_CTRL,
  156. .reset = 0x2000800,
  157. .rsvd = 0xfdfc00f8,
  158. },{ .name = "CPU_R5_CTRL", .addr = A_CPU_R5_CTRL,
  159. .reset = 0xe000300,
  160. .rsvd = 0xe1fc00f8,
  161. },{ .name = "IOU_SWITCH_CTRL", .addr = A_IOU_SWITCH_CTRL,
  162. .reset = 0x2000500,
  163. .rsvd = 0xfdfc00f8,
  164. },{ .name = "GEM0_REF_CTRL", .addr = A_GEM0_REF_CTRL,
  165. .reset = 0xe000a00,
  166. .rsvd = 0xf1fc00f8,
  167. },{ .name = "GEM1_REF_CTRL", .addr = A_GEM1_REF_CTRL,
  168. .reset = 0xe000a00,
  169. .rsvd = 0xf1fc00f8,
  170. },{ .name = "GEM_TSU_REF_CTRL", .addr = A_GEM_TSU_REF_CTRL,
  171. .reset = 0x300,
  172. .rsvd = 0xfdfc00f8,
  173. },{ .name = "USB0_BUS_REF_CTRL", .addr = A_USB0_BUS_REF_CTRL,
  174. .reset = 0x2001900,
  175. .rsvd = 0xfdfc00f8,
  176. },{ .name = "UART0_REF_CTRL", .addr = A_UART0_REF_CTRL,
  177. .reset = 0xc00,
  178. .rsvd = 0xfdfc00f8,
  179. },{ .name = "UART1_REF_CTRL", .addr = A_UART1_REF_CTRL,
  180. .reset = 0xc00,
  181. .rsvd = 0xfdfc00f8,
  182. },{ .name = "SPI0_REF_CTRL", .addr = A_SPI0_REF_CTRL,
  183. .reset = 0x600,
  184. .rsvd = 0xfdfc00f8,
  185. },{ .name = "SPI1_REF_CTRL", .addr = A_SPI1_REF_CTRL,
  186. .reset = 0x600,
  187. .rsvd = 0xfdfc00f8,
  188. },{ .name = "CAN0_REF_CTRL", .addr = A_CAN0_REF_CTRL,
  189. .reset = 0xc00,
  190. .rsvd = 0xfdfc00f8,
  191. },{ .name = "CAN1_REF_CTRL", .addr = A_CAN1_REF_CTRL,
  192. .reset = 0xc00,
  193. .rsvd = 0xfdfc00f8,
  194. },{ .name = "I2C0_REF_CTRL", .addr = A_I2C0_REF_CTRL,
  195. .reset = 0xc00,
  196. .rsvd = 0xfdfc00f8,
  197. },{ .name = "I2C1_REF_CTRL", .addr = A_I2C1_REF_CTRL,
  198. .reset = 0xc00,
  199. .rsvd = 0xfdfc00f8,
  200. },{ .name = "DBG_LPD_CTRL", .addr = A_DBG_LPD_CTRL,
  201. .reset = 0x300,
  202. .rsvd = 0xfdfc00f8,
  203. },{ .name = "TIMESTAMP_REF_CTRL", .addr = A_TIMESTAMP_REF_CTRL,
  204. .reset = 0x2000c00,
  205. .rsvd = 0xfdfc00f8,
  206. },{ .name = "CRL_SAFETY_CHK", .addr = A_CRL_SAFETY_CHK,
  207. },{ .name = "PSM_REF_CTRL", .addr = A_PSM_REF_CTRL,
  208. .reset = 0xf04,
  209. .rsvd = 0xfffc00f8,
  210. },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL,
  211. .reset = 0x300,
  212. .rsvd = 0xfdfc00f8,
  213. },{ .name = "CPM_TOPSW_REF_CTRL", .addr = A_CPM_TOPSW_REF_CTRL,
  214. .reset = 0x300,
  215. .rsvd = 0xfdfc00f8,
  216. },{ .name = "USB3_DUAL_REF_CTRL", .addr = A_USB3_DUAL_REF_CTRL,
  217. .reset = 0x3c00,
  218. .rsvd = 0xfdfc00f8,
  219. },{ .name = "RST_CPU_R5", .addr = A_RST_CPU_R5,
  220. .reset = 0x17,
  221. .rsvd = 0x8,
  222. .pre_write = crl_rst_r5_prew,
  223. },{ .name = "RST_ADMA", .addr = A_RST_ADMA,
  224. .reset = 0x1,
  225. .pre_write = crl_rst_adma_prew,
  226. },{ .name = "RST_GEM0", .addr = A_RST_GEM0,
  227. .reset = 0x1,
  228. .pre_write = crl_rst_gem0_prew,
  229. },{ .name = "RST_GEM1", .addr = A_RST_GEM1,
  230. .reset = 0x1,
  231. .pre_write = crl_rst_gem1_prew,
  232. },{ .name = "RST_SPARE", .addr = A_RST_SPARE,
  233. .reset = 0x1,
  234. },{ .name = "RST_USB0", .addr = A_RST_USB0,
  235. .reset = 0x1,
  236. .pre_write = crl_rst_usb_prew,
  237. },{ .name = "RST_UART0", .addr = A_RST_UART0,
  238. .reset = 0x1,
  239. .pre_write = crl_rst_uart0_prew,
  240. },{ .name = "RST_UART1", .addr = A_RST_UART1,
  241. .reset = 0x1,
  242. .pre_write = crl_rst_uart1_prew,
  243. },{ .name = "RST_SPI0", .addr = A_RST_SPI0,
  244. .reset = 0x1,
  245. },{ .name = "RST_SPI1", .addr = A_RST_SPI1,
  246. .reset = 0x1,
  247. },{ .name = "RST_CAN0", .addr = A_RST_CAN0,
  248. .reset = 0x1,
  249. },{ .name = "RST_CAN1", .addr = A_RST_CAN1,
  250. .reset = 0x1,
  251. },{ .name = "RST_I2C0", .addr = A_RST_I2C0,
  252. .reset = 0x1,
  253. },{ .name = "RST_I2C1", .addr = A_RST_I2C1,
  254. .reset = 0x1,
  255. },{ .name = "RST_DBG_LPD", .addr = A_RST_DBG_LPD,
  256. .reset = 0x33,
  257. .rsvd = 0xcc,
  258. },{ .name = "RST_GPIO", .addr = A_RST_GPIO,
  259. .reset = 0x1,
  260. },{ .name = "RST_TTC", .addr = A_RST_TTC,
  261. .reset = 0xf,
  262. },{ .name = "RST_TIMESTAMP", .addr = A_RST_TIMESTAMP,
  263. .reset = 0x1,
  264. },{ .name = "RST_SWDT", .addr = A_RST_SWDT,
  265. .reset = 0x1,
  266. },{ .name = "RST_OCM", .addr = A_RST_OCM,
  267. },{ .name = "RST_IPI", .addr = A_RST_IPI,
  268. },{ .name = "RST_FPD", .addr = A_RST_FPD,
  269. .reset = 0x3,
  270. },{ .name = "PSM_RST_MODE", .addr = A_PSM_RST_MODE,
  271. .reset = 0x1,
  272. .rsvd = 0xf8,
  273. }
  274. };
  275. static void crl_reset_enter(Object *obj, ResetType type)
  276. {
  277. XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
  278. unsigned int i;
  279. for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) {
  280. register_reset(&s->regs_info[i]);
  281. }
  282. }
  283. static void crl_reset_hold(Object *obj)
  284. {
  285. XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
  286. crl_update_irq(s);
  287. }
  288. static const MemoryRegionOps crl_ops = {
  289. .read = register_read_memory,
  290. .write = register_write_memory,
  291. .endianness = DEVICE_LITTLE_ENDIAN,
  292. .valid = {
  293. .min_access_size = 4,
  294. .max_access_size = 4,
  295. },
  296. };
  297. static void crl_init(Object *obj)
  298. {
  299. XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
  300. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  301. int i;
  302. s->reg_array =
  303. register_init_block32(DEVICE(obj), crl_regs_info,
  304. ARRAY_SIZE(crl_regs_info),
  305. s->regs_info, s->regs,
  306. &crl_ops,
  307. XLNX_VERSAL_CRL_ERR_DEBUG,
  308. CRL_R_MAX * 4);
  309. sysbus_init_mmio(sbd, &s->reg_array->mem);
  310. sysbus_init_irq(sbd, &s->irq);
  311. for (i = 0; i < ARRAY_SIZE(s->cfg.cpu_r5); ++i) {
  312. object_property_add_link(obj, "cpu_r5[*]", TYPE_ARM_CPU,
  313. (Object **)&s->cfg.cpu_r5[i],
  314. qdev_prop_allow_set_link_before_realize,
  315. OBJ_PROP_LINK_STRONG);
  316. }
  317. for (i = 0; i < ARRAY_SIZE(s->cfg.adma); ++i) {
  318. object_property_add_link(obj, "adma[*]", TYPE_DEVICE,
  319. (Object **)&s->cfg.adma[i],
  320. qdev_prop_allow_set_link_before_realize,
  321. OBJ_PROP_LINK_STRONG);
  322. }
  323. for (i = 0; i < ARRAY_SIZE(s->cfg.uart); ++i) {
  324. object_property_add_link(obj, "uart[*]", TYPE_DEVICE,
  325. (Object **)&s->cfg.uart[i],
  326. qdev_prop_allow_set_link_before_realize,
  327. OBJ_PROP_LINK_STRONG);
  328. }
  329. for (i = 0; i < ARRAY_SIZE(s->cfg.gem); ++i) {
  330. object_property_add_link(obj, "gem[*]", TYPE_DEVICE,
  331. (Object **)&s->cfg.gem[i],
  332. qdev_prop_allow_set_link_before_realize,
  333. OBJ_PROP_LINK_STRONG);
  334. }
  335. object_property_add_link(obj, "usb", TYPE_DEVICE,
  336. (Object **)&s->cfg.gem[i],
  337. qdev_prop_allow_set_link_before_realize,
  338. OBJ_PROP_LINK_STRONG);
  339. }
  340. static void crl_finalize(Object *obj)
  341. {
  342. XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
  343. register_finalize_block(s->reg_array);
  344. }
  345. static const VMStateDescription vmstate_crl = {
  346. .name = TYPE_XLNX_VERSAL_CRL,
  347. .version_id = 1,
  348. .minimum_version_id = 1,
  349. .fields = (VMStateField[]) {
  350. VMSTATE_UINT32_ARRAY(regs, XlnxVersalCRL, CRL_R_MAX),
  351. VMSTATE_END_OF_LIST(),
  352. }
  353. };
  354. static void crl_class_init(ObjectClass *klass, void *data)
  355. {
  356. ResettableClass *rc = RESETTABLE_CLASS(klass);
  357. DeviceClass *dc = DEVICE_CLASS(klass);
  358. dc->vmsd = &vmstate_crl;
  359. rc->phases.enter = crl_reset_enter;
  360. rc->phases.hold = crl_reset_hold;
  361. }
  362. static const TypeInfo crl_info = {
  363. .name = TYPE_XLNX_VERSAL_CRL,
  364. .parent = TYPE_SYS_BUS_DEVICE,
  365. .instance_size = sizeof(XlnxVersalCRL),
  366. .class_init = crl_class_init,
  367. .instance_init = crl_init,
  368. .instance_finalize = crl_finalize,
  369. };
  370. static void crl_register_types(void)
  371. {
  372. type_register_static(&crl_info);
  373. }
  374. type_init(crl_register_types)