trace-events 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. # See docs/devel/tracing.rst for syntax documentation.
  2. # allwinner-cpucfg.c
  3. allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_addr 0x%" PRIx32
  4. allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  5. allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  6. # allwinner-h3-dramc.c
  7. allwinner_h3_dramc_rowmirror_disable(void) "Disable row mirror"
  8. allwinner_h3_dramc_rowmirror_enable(uint64_t addr) "Enable row mirror: addr 0x%" PRIx64
  9. allwinner_h3_dramcom_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  10. allwinner_h3_dramcom_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  11. allwinner_h3_dramctl_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  12. allwinner_h3_dramctl_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  13. allwinner_h3_dramphy_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  14. allwinner_h3_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  15. # allwinner-sid.c
  16. allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  17. allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32
  18. # avr_power.c
  19. avr_power_read(uint8_t value) "power_reduc read value:%u"
  20. avr_power_write(uint8_t value) "power_reduc write value:%u"
  21. # axp209.c
  22. axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8
  23. axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8
  24. axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8
  25. # eccmemctl.c
  26. ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x"
  27. ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x"
  28. ecc_mem_writel_mfsr(uint32_t val) "Write memory fault status 0x%08x"
  29. ecc_mem_writel_vcr(uint32_t val) "Write slot configuration 0x%08x"
  30. ecc_mem_writel_dr(uint32_t val) "Write diagnostic 0x%08x"
  31. ecc_mem_writel_ecr0(uint32_t val) "Write event count 1 0x%08x"
  32. ecc_mem_writel_ecr1(uint32_t val) "Write event count 2 0x%08x"
  33. ecc_mem_readl_mer(uint32_t ret) "Read memory enable 0x%08x"
  34. ecc_mem_readl_mdr(uint32_t ret) "Read memory delay 0x%08x"
  35. ecc_mem_readl_mfsr(uint32_t ret) "Read memory fault status 0x%08x"
  36. ecc_mem_readl_vcr(uint32_t ret) "Read slot configuration 0x%08x"
  37. ecc_mem_readl_mfar0(uint32_t ret) "Read memory fault address 0 0x%08x"
  38. ecc_mem_readl_mfar1(uint32_t ret) "Read memory fault address 1 0x%08x"
  39. ecc_mem_readl_dr(uint32_t ret) "Read diagnostic 0x%08x"
  40. ecc_mem_readl_ecr0(uint32_t ret) "Read event count 1 0x%08x"
  41. ecc_mem_readl_ecr1(uint32_t ret) "Read event count 2 0x%08x"
  42. ecc_diag_mem_writeb(uint64_t addr, uint32_t val) "Write diagnostic %"PRId64" = 0x%02x"
  43. ecc_diag_mem_readb(uint64_t addr, uint32_t ret) "Read diagnostic %"PRId64"= 0x%02x"
  44. # empty_slot.c
  45. empty_slot_write(uint64_t addr, unsigned width, uint64_t value, unsigned size, const char *name) "wr addr:0x%04"PRIx64" data:0x%0*"PRIx64" size %u [%s]"
  46. # slavio_misc.c
  47. slavio_misc_update_irq_raise(void) "Raise IRQ"
  48. slavio_misc_update_irq_lower(void) "Lower IRQ"
  49. slavio_set_power_fail(int power_failing, uint8_t config) "Power fail: %d, config: %d"
  50. slavio_cfg_mem_writeb(uint32_t val) "Write config 0x%02x"
  51. slavio_cfg_mem_readb(uint32_t ret) "Read config 0x%02x"
  52. slavio_diag_mem_writeb(uint32_t val) "Write diag 0x%02x"
  53. slavio_diag_mem_readb(uint32_t ret) "Read diag 0x%02x"
  54. slavio_mdm_mem_writeb(uint32_t val) "Write modem control 0x%02x"
  55. slavio_mdm_mem_readb(uint32_t ret) "Read modem control 0x%02x"
  56. slavio_aux1_mem_writeb(uint32_t val) "Write aux1 0x%02x"
  57. slavio_aux1_mem_readb(uint32_t ret) "Read aux1 0x%02x"
  58. slavio_aux2_mem_writeb(uint32_t val) "Write aux2 0x%02x"
  59. slavio_aux2_mem_readb(uint32_t ret) "Read aux2 0x%02x"
  60. apc_mem_writeb(uint32_t val) "Write power management 0x%02x"
  61. apc_mem_readb(uint32_t ret) "Read power management 0x%02x"
  62. slavio_sysctrl_mem_writel(uint32_t val) "Write system control 0x%08x"
  63. slavio_sysctrl_mem_readl(uint32_t ret) "Read system control 0x%08x"
  64. slavio_led_mem_writew(uint32_t val) "Write diagnostic LED 0x%04x"
  65. slavio_led_mem_readw(uint32_t ret) "Read diagnostic LED 0x%04x"
  66. # aspeed_scu.c
  67. aspeed_scu_write(uint64_t offset, unsigned size, uint32_t data) "To 0x%" PRIx64 " of size %u: 0x%" PRIx32
  68. aspeed_scu_read(uint64_t offset, unsigned size, uint32_t data) "To 0x%" PRIx64 " of size %u: 0x%" PRIx32
  69. # mps2-scc.c
  70. mps2_scc_read(uint64_t offset, uint64_t data, unsigned size) "MPS2 SCC read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  71. mps2_scc_write(uint64_t offset, uint64_t data, unsigned size) "MPS2 SCC write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  72. mps2_scc_reset(void) "MPS2 SCC: reset"
  73. mps2_scc_cfg_write(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config write: function %d device %d data 0x%" PRIx32
  74. mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config read: function %d device %d data 0x%" PRIx32
  75. # mps2-fpgaio.c
  76. mps2_fpgaio_read(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  77. mps2_fpgaio_write(uint64_t offset, uint64_t data, unsigned size) "MPS2 FPGAIO write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  78. mps2_fpgaio_reset(void) "MPS2 FPGAIO: reset"
  79. # msf2-sysreg.c
  80. msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" PRIx64 " data 0x%" PRIx32 " prev 0x%" PRIx32
  81. msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" PRIx64 " data 0x%08" PRIx32
  82. msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register"
  83. # imx7_gpr.c
  84. imx7_gpr_read(uint64_t offset) "addr 0x%08" PRIx64
  85. imx7_gpr_write(uint64_t offset, uint64_t value) "addr 0x%08" PRIx64 "value 0x%08" PRIx64
  86. # mos6522.c
  87. mos6522_set_counter(int index, unsigned int val) "T%d.counter=%d"
  88. mos6522_get_next_irq_time(uint16_t latch, int64_t d, int64_t delta) "latch=%d counter=0x%"PRIx64 " delta_next=0x%"PRIx64
  89. mos6522_set_sr_int(void) "set sr_int"
  90. mos6522_write(uint64_t addr, const char *name, uint64_t val) "reg=0x%"PRIx64 " [%s] val=0x%"PRIx64
  91. mos6522_read(uint64_t addr, const char *name, unsigned val) "reg=0x%"PRIx64 " [%s] val=0x%x"
  92. # npcm7xx_clk.c
  93. npcm7xx_clk_read(uint64_t offset, uint32_t value) " offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
  94. npcm7xx_clk_write(uint64_t offset, uint32_t value) "offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
  95. # npcm7xx_gcr.c
  96. npcm7xx_gcr_read(uint64_t offset, uint32_t value) " offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
  97. npcm7xx_gcr_write(uint64_t offset, uint32_t value) "offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
  98. # npcm7xx_mft.c
  99. npcm7xx_mft_read(const char *name, uint64_t offset, uint16_t value) "%s: offset: 0x%04" PRIx64 " value: 0x%04" PRIx16
  100. npcm7xx_mft_write(const char *name, uint64_t offset, uint16_t value) "%s: offset: 0x%04" PRIx64 " value: 0x%04" PRIx16
  101. npcm7xx_mft_rpm(const char *clock, uint32_t clock_hz, int state, int32_t cnt, uint32_t rpm, uint32_t duty) " fan clk: %s clock_hz: %" PRIu32 ", state: %d, cnt: %" PRIi32 ", rpm: %" PRIu32 ", duty: %" PRIu32
  102. npcm7xx_mft_capture(const char *name, int irq_level) "%s: level: %d"
  103. npcm7xx_mft_update_clock(const char *name, uint16_t sel, uint64_t clock_period, uint64_t prescaled_clock_period) "%s: sel: 0x%02" PRIx16 ", period: %" PRIu64 ", prescaled: %" PRIu64
  104. npcm7xx_mft_set_duty(const char *name, int n, int value) "%s[%d]: %d"
  105. # npcm7xx_rng.c
  106. npcm7xx_rng_read(uint64_t offset, uint64_t value, unsigned size) "offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u"
  107. npcm7xx_rng_write(uint64_t offset, uint64_t value, unsigned size) "offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u"
  108. # npcm7xx_pwm.c
  109. npcm7xx_pwm_read(const char *id, uint64_t offset, uint32_t value) "%s offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
  110. npcm7xx_pwm_write(const char *id, uint64_t offset, uint32_t value) "%s offset: 0x%04" PRIx64 " value: 0x%08" PRIx32
  111. npcm7xx_pwm_update_freq(const char *id, uint8_t index, uint32_t old_value, uint32_t new_value) "%s pwm[%u] Update Freq: old_freq: %u, new_freq: %u"
  112. npcm7xx_pwm_update_duty(const char *id, uint8_t index, uint32_t old_value, uint32_t new_value) "%s pwm[%u] Update Duty: old_duty: %u, new_duty: %u"
  113. # stm32f4xx_syscfg.c
  114. stm32f4xx_syscfg_set_irq(int gpio, int line, int level) "Interrupt: GPIO: %d, Line: %d; Level: %d"
  115. stm32f4xx_pulse_exti(int irq) "Pulse EXTI: %d"
  116. stm32f4xx_syscfg_read(uint64_t addr) "reg read: addr: 0x%" PRIx64 " "
  117. stm32f4xx_syscfg_write(uint64_t addr, uint64_t data) "reg write: addr: 0x%" PRIx64 " val: 0x%" PRIx64 ""
  118. # stm32f4xx_exti.c
  119. stm32f4xx_exti_set_irq(int irq, int leve) "Set EXTI: %d to %d"
  120. stm32f4xx_exti_read(uint64_t addr) "reg read: addr: 0x%" PRIx64 " "
  121. stm32f4xx_exti_write(uint64_t addr, uint64_t data) "reg write: addr: 0x%" PRIx64 " val: 0x%" PRIx64 ""
  122. # tz-mpc.c
  123. tz_mpc_reg_read(uint32_t offset, uint64_t data, unsigned size) "TZ MPC regs read: offset 0x%x data 0x%" PRIx64 " size %u"
  124. tz_mpc_reg_write(uint32_t offset, uint64_t data, unsigned size) "TZ MPC regs write: offset 0x%x data 0x%" PRIx64 " size %u"
  125. tz_mpc_mem_blocked_read(uint64_t addr, unsigned size, bool secure) "TZ MPC blocked read: offset 0x%" PRIx64 " size %u secure %d"
  126. tz_mpc_mem_blocked_write(uint64_t addr, uint64_t data, unsigned size, bool secure) "TZ MPC blocked write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d"
  127. tz_mpc_translate(uint64_t addr, int flags, const char *idx, const char *res) "TZ MPC translate: addr 0x%" PRIx64 " flags 0x%x iommu_idx %s: %s"
  128. tz_mpc_iommu_notify(uint64_t addr) "TZ MPC iommu: notifying UNMAP/MAP for 0x%" PRIx64
  129. # tz-msc.c
  130. tz_msc_reset(void) "TZ MSC: reset"
  131. tz_msc_cfg_nonsec(int level) "TZ MSC: cfg_nonsec = %d"
  132. tz_msc_cfg_sec_resp(int level) "TZ MSC: cfg_sec_resp = %d"
  133. tz_msc_irq_clear(int level) "TZ MSC: int_clear = %d"
  134. tz_msc_update_irq(int level) "TZ MSC: setting irq line to %d"
  135. tz_msc_access_blocked(uint64_t offset) "TZ MSC: offset 0x%" PRIx64 " access blocked"
  136. # tz-ppc.c
  137. tz_ppc_reset(void) "TZ PPC: reset"
  138. tz_ppc_cfg_nonsec(int n, int level) "TZ PPC: cfg_nonsec[%d] = %d"
  139. tz_ppc_cfg_ap(int n, int level) "TZ PPC: cfg_ap[%d] = %d"
  140. tz_ppc_cfg_sec_resp(int level) "TZ PPC: cfg_sec_resp = %d"
  141. tz_ppc_irq_enable(int level) "TZ PPC: int_enable = %d"
  142. tz_ppc_irq_clear(int level) "TZ PPC: int_clear = %d"
  143. tz_ppc_update_irq(int level) "TZ PPC: setting irq line to %d"
  144. tz_ppc_read_blocked(int n, uint64_t offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" PRIx64 " read (secure %d user %d) blocked"
  145. tz_ppc_write_blocked(int n, uint64_t offset, bool secure, bool user) "TZ PPC: port %d offset 0x%" PRIx64 " write (secure %d user %d) blocked"
  146. # iotkit-secctl.c
  147. iotkit_secctl_s_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs read: offset 0x%x data 0x%" PRIx64 " size %u"
  148. iotkit_secctl_s_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl S regs write: offset 0x%x data 0x%" PRIx64 " size %u"
  149. iotkit_secctl_ns_read(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs read: offset 0x%x data 0x%" PRIx64 " size %u"
  150. iotkit_secctl_ns_write(uint32_t offset, uint64_t data, unsigned size) "IoTKit SecCtl NS regs write: offset 0x%x data 0x%" PRIx64 " size %u"
  151. # imx6ul_ccm.c
  152. ccm_entry(void) ""
  153. ccm_freq(uint32_t freq) "freq = %d"
  154. ccm_clock_freq(uint32_t clock, uint32_t freq) "(Clock = %d) = %d"
  155. ccm_read_reg(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32
  156. ccm_write_reg(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32
  157. # iotkit-sysinfo.c
  158. iotkit_sysinfo_read(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  159. iotkit_sysinfo_write(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  160. # iotkit-sysctl.c
  161. iotkit_sysctl_read(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysCtl read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  162. iotkit_sysctl_write(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysCtl write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  163. iotkit_sysctl_reset(void) "IoTKit SysCtl: reset"
  164. # armsse-cpu-pwrctrl.c
  165. armsse_cpu_pwrctrl_read(uint64_t offset, uint64_t data, unsigned size) "SSE-300 CPU_PWRCTRL read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  166. armsse_cpu_pwrctrl_write(uint64_t offset, uint64_t data, unsigned size) "SSE-300 CPU_PWRCTRL write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  167. # armsse-cpuid.c
  168. armsse_cpuid_read(uint64_t offset, uint64_t data, unsigned size) "SSE-200 CPU_IDENTITY read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  169. armsse_cpuid_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 CPU_IDENTITY write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  170. # armsse-mhu.c
  171. armsse_mhu_read(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  172. armsse_mhu_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
  173. # aspeed_xdma.c
  174. aspeed_xdma_write(uint64_t offset, uint64_t data) "XDMA write: offset 0x%" PRIx64 " data 0x%" PRIx64
  175. # aspeed_i3c.c
  176. aspeed_i3c_read(uint64_t offset, uint64_t data) "I3C read: offset 0x%" PRIx64 " data 0x%" PRIx64
  177. aspeed_i3c_write(uint64_t offset, uint64_t data) "I3C write: offset 0x%" PRIx64 " data 0x%" PRIx64
  178. aspeed_i3c_device_read(uint32_t deviceid, uint64_t offset, uint64_t data) "I3C Dev[%u] read: offset 0x%" PRIx64 " data 0x%" PRIx64
  179. aspeed_i3c_device_write(uint32_t deviceid, uint64_t offset, uint64_t data) "I3C Dev[%u] write: offset 0x%" PRIx64 " data 0x%" PRIx64
  180. # aspeed_sdmc.c
  181. aspeed_sdmc_write(uint64_t reg, uint64_t data) "reg @0x%" PRIx64 " data: 0x%" PRIx64
  182. aspeed_sdmc_read(uint64_t reg, uint64_t data) "reg @0x%" PRIx64 " data: 0x%" PRIx64
  183. # aspeed_peci.c
  184. aspeed_peci_read(uint64_t offset, uint64_t data) "offset 0x%" PRIx64 " data 0x%" PRIx64
  185. aspeed_peci_write(uint64_t offset, uint64_t data) "offset 0x%" PRIx64 " data 0x%" PRIx64
  186. aspeed_peci_raise_interrupt(uint32_t ctrl, uint32_t status) "ctrl 0x%" PRIx32 " status 0x%" PRIx32
  187. # bcm2835_property.c
  188. bcm2835_mbox_property(uint32_t tag, uint32_t bufsize, size_t resplen) "mbox property tag:0x%08x in_sz:%u out_sz:%zu"
  189. # bcm2835_mbox.c
  190. bcm2835_mbox_write(unsigned int size, uint64_t addr, uint64_t value) "mbox write sz:%u addr:0x%"PRIx64" data:0x%"PRIx64
  191. bcm2835_mbox_read(unsigned int size, uint64_t addr, uint64_t value) "mbox read sz:%u addr:0x%"PRIx64" data:0x%"PRIx64
  192. bcm2835_mbox_irq(unsigned level) "mbox irq:ARM level:%u"
  193. # mac_via.c
  194. via1_rtc_update_data_out(int count, int value) "count=%d value=0x%02x"
  195. via1_rtc_update_data_in(int count, int value) "count=%d value=0x%02x"
  196. via1_rtc_internal_status(int cmd, int alt, int value) "cmd=0x%02x alt=0x%02x value=0x%02x"
  197. via1_rtc_internal_cmd(int cmd) "cmd=0x%02x"
  198. via1_rtc_cmd_invalid(int value) "value=0x%02x"
  199. via1_rtc_internal_time(uint32_t time) "time=0x%08x"
  200. via1_rtc_internal_set_cmd(int cmd) "cmd=0x%02x"
  201. via1_rtc_internal_ignore_cmd(int cmd) "cmd=0x%02x"
  202. via1_rtc_internal_set_alt(int alt, int sector, int offset) "alt=0x%02x sector=%u offset=%u"
  203. via1_rtc_cmd_seconds_read(int reg, int value) "reg=%d value=0x%02x"
  204. via1_rtc_cmd_seconds_write(int reg, int value) "reg=%d value=0x%02x"
  205. via1_rtc_cmd_test_write(int value) "value=0x%02x"
  206. via1_rtc_cmd_wprotect_write(int value) "value=0x%02x"
  207. via1_rtc_cmd_pram_read(int addr, int value) "addr=%u value=0x%02x"
  208. via1_rtc_cmd_pram_write(int addr, int value) "addr=%u value=0x%02x"
  209. via1_rtc_cmd_pram_sect_read(int sector, int offset, int addr, int value) "sector=%u offset=%u addr=0x%x value=0x%02x"
  210. via1_rtc_cmd_pram_sect_write(int sector, int offset, int addr, int value) "sector=%u offset=%u addr=0x%x value=0x%02x"
  211. via1_adb_send(const char *state, uint8_t data, const char *vadbint) "state %s data=0x%02x vADBInt=%s"
  212. via1_adb_receive(const char *state, uint8_t data, const char *vadbint, int status, int index, int size) "state %s data=0x%02x vADBInt=%s status=0x%x index=%d size=%d"
  213. via1_adb_poll(uint8_t data, const char *vadbint, int status, int index, int size) "data=0x%02x vADBInt=%s status=0x%x index=%d size=%d"
  214. via1_auxmode(int mode) "setting auxmode to %d"
  215. # grlib_ahb_apb_pnp.c
  216. grlib_ahb_pnp_read(uint64_t addr, unsigned size, uint32_t value) "AHB PnP read addr:0x%03"PRIx64" size:%u data:0x%08x"
  217. grlib_apb_pnp_read(uint64_t addr, unsigned size, uint32_t value) "APB PnP read addr:0x%03"PRIx64" size:%u data:0x%08x"
  218. # led.c
  219. led_set_intensity(const char *color, const char *desc, uint8_t intensity_percent) "LED desc:'%s' color:%s intensity: %u%%"
  220. led_change_intensity(const char *color, const char *desc, uint8_t old_intensity_percent, uint8_t new_intensity_percent) "LED desc:'%s' color:%s intensity %u%% -> %u%%"
  221. # pca9552.c
  222. pca955x_gpio_status(const char *description, const char *buf) "%s GPIOs 0-15 [%s]"
  223. pca955x_gpio_change(const char *description, unsigned id, unsigned prev_state, unsigned current_state) "%s GPIO id:%u status: %u -> %u"
  224. # bcm2835_cprman.c
  225. bcm2835_cprman_read(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64
  226. bcm2835_cprman_write(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64
  227. bcm2835_cprman_write_invalid_magic(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64
  228. # virt_ctrl.c
  229. virt_ctrl_read(void *dev, unsigned int addr, unsigned int size, uint64_t value) "ctrl: %p reg: 0x%02x size: %d value: 0x%"PRIx64
  230. virt_ctrl_write(void *dev, unsigned int addr, unsigned int size, uint64_t value) "ctrl: %p reg: 0x%02x size: %d value: 0x%"PRIx64
  231. virt_ctrl_reset(void *dev) "ctrl: %p"
  232. virt_ctrl_realize(void *dev) "ctrl: %p"
  233. virt_ctrl_instance_init(void *dev) "ctrl: %p"
  234. # lasi.c
  235. lasi_chip_mem_valid(uint64_t addr, uint32_t val) "access to addr 0x%"PRIx64" is %d"
  236. lasi_chip_read(uint64_t addr, uint32_t val) "addr 0x%"PRIx64" val 0x%08x"
  237. lasi_chip_write(uint64_t addr, uint32_t val) "addr 0x%"PRIx64" val 0x%08x"