imx31_ccm.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * IMX31 Clock Control Module
  3. *
  4. * Copyright (C) 2012 NICTA
  5. * Updated by Jean-Christophe Dubois <jcd@tribudubois.net>
  6. *
  7. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  8. * See the COPYING file in the top-level directory.
  9. *
  10. * To get the timer frequencies right, we need to emulate at least part of
  11. * the i.MX31 CCM.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "hw/misc/imx31_ccm.h"
  15. #include "migration/vmstate.h"
  16. #include "qemu/log.h"
  17. #include "qemu/module.h"
  18. #define CKIH_FREQ 26000000 /* 26MHz crystal input */
  19. #ifndef DEBUG_IMX31_CCM
  20. #define DEBUG_IMX31_CCM 0
  21. #endif
  22. #define DPRINTF(fmt, args...) \
  23. do { \
  24. if (DEBUG_IMX31_CCM) { \
  25. fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX31_CCM, \
  26. __func__, ##args); \
  27. } \
  28. } while (0)
  29. static const char *imx31_ccm_reg_name(uint32_t reg)
  30. {
  31. static char unknown[20];
  32. switch (reg) {
  33. case IMX31_CCM_CCMR_REG:
  34. return "CCMR";
  35. case IMX31_CCM_PDR0_REG:
  36. return "PDR0";
  37. case IMX31_CCM_PDR1_REG:
  38. return "PDR1";
  39. case IMX31_CCM_RCSR_REG:
  40. return "RCSR";
  41. case IMX31_CCM_MPCTL_REG:
  42. return "MPCTL";
  43. case IMX31_CCM_UPCTL_REG:
  44. return "UPCTL";
  45. case IMX31_CCM_SPCTL_REG:
  46. return "SPCTL";
  47. case IMX31_CCM_COSR_REG:
  48. return "COSR";
  49. case IMX31_CCM_CGR0_REG:
  50. return "CGR0";
  51. case IMX31_CCM_CGR1_REG:
  52. return "CGR1";
  53. case IMX31_CCM_CGR2_REG:
  54. return "CGR2";
  55. case IMX31_CCM_WIMR_REG:
  56. return "WIMR";
  57. case IMX31_CCM_LDC_REG:
  58. return "LDC";
  59. case IMX31_CCM_DCVR0_REG:
  60. return "DCVR0";
  61. case IMX31_CCM_DCVR1_REG:
  62. return "DCVR1";
  63. case IMX31_CCM_DCVR2_REG:
  64. return "DCVR2";
  65. case IMX31_CCM_DCVR3_REG:
  66. return "DCVR3";
  67. case IMX31_CCM_LTR0_REG:
  68. return "LTR0";
  69. case IMX31_CCM_LTR1_REG:
  70. return "LTR1";
  71. case IMX31_CCM_LTR2_REG:
  72. return "LTR2";
  73. case IMX31_CCM_LTR3_REG:
  74. return "LTR3";
  75. case IMX31_CCM_LTBR0_REG:
  76. return "LTBR0";
  77. case IMX31_CCM_LTBR1_REG:
  78. return "LTBR1";
  79. case IMX31_CCM_PMCR0_REG:
  80. return "PMCR0";
  81. case IMX31_CCM_PMCR1_REG:
  82. return "PMCR1";
  83. case IMX31_CCM_PDR2_REG:
  84. return "PDR2";
  85. default:
  86. sprintf(unknown, "[%u ?]", reg);
  87. return unknown;
  88. }
  89. }
  90. static const VMStateDescription vmstate_imx31_ccm = {
  91. .name = TYPE_IMX31_CCM,
  92. .version_id = 2,
  93. .minimum_version_id = 2,
  94. .fields = (VMStateField[]) {
  95. VMSTATE_UINT32_ARRAY(reg, IMX31CCMState, IMX31_CCM_MAX_REG),
  96. VMSTATE_END_OF_LIST()
  97. },
  98. };
  99. static uint32_t imx31_ccm_get_pll_ref_clk(IMXCCMState *dev)
  100. {
  101. uint32_t freq = 0;
  102. IMX31CCMState *s = IMX31_CCM(dev);
  103. if ((s->reg[IMX31_CCM_CCMR_REG] & CCMR_PRCS) == 2) {
  104. if (s->reg[IMX31_CCM_CCMR_REG] & CCMR_FPME) {
  105. freq = CKIL_FREQ;
  106. if (s->reg[IMX31_CCM_CCMR_REG] & CCMR_FPMF) {
  107. freq *= 1024;
  108. }
  109. }
  110. } else {
  111. freq = CKIH_FREQ;
  112. }
  113. DPRINTF("freq = %u\n", freq);
  114. return freq;
  115. }
  116. static uint32_t imx31_ccm_get_mpll_clk(IMXCCMState *dev)
  117. {
  118. uint32_t freq;
  119. IMX31CCMState *s = IMX31_CCM(dev);
  120. freq = imx_ccm_calc_pll(s->reg[IMX31_CCM_MPCTL_REG],
  121. imx31_ccm_get_pll_ref_clk(dev));
  122. DPRINTF("freq = %u\n", freq);
  123. return freq;
  124. }
  125. static uint32_t imx31_ccm_get_mcu_main_clk(IMXCCMState *dev)
  126. {
  127. uint32_t freq;
  128. IMX31CCMState *s = IMX31_CCM(dev);
  129. if ((s->reg[IMX31_CCM_CCMR_REG] & CCMR_MDS) ||
  130. !(s->reg[IMX31_CCM_CCMR_REG] & CCMR_MPE)) {
  131. freq = imx31_ccm_get_pll_ref_clk(dev);
  132. } else {
  133. freq = imx31_ccm_get_mpll_clk(dev);
  134. }
  135. DPRINTF("freq = %u\n", freq);
  136. return freq;
  137. }
  138. static uint32_t imx31_ccm_get_hclk_clk(IMXCCMState *dev)
  139. {
  140. uint32_t freq;
  141. IMX31CCMState *s = IMX31_CCM(dev);
  142. freq = imx31_ccm_get_mcu_main_clk(dev)
  143. / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], MAX));
  144. DPRINTF("freq = %u\n", freq);
  145. return freq;
  146. }
  147. static uint32_t imx31_ccm_get_ipg_clk(IMXCCMState *dev)
  148. {
  149. uint32_t freq;
  150. IMX31CCMState *s = IMX31_CCM(dev);
  151. freq = imx31_ccm_get_hclk_clk(dev)
  152. / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], IPG));
  153. DPRINTF("freq = %u\n", freq);
  154. return freq;
  155. }
  156. static uint32_t imx31_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock)
  157. {
  158. uint32_t freq = 0;
  159. switch (clock) {
  160. case CLK_NONE:
  161. break;
  162. case CLK_IPG:
  163. case CLK_IPG_HIGH:
  164. freq = imx31_ccm_get_ipg_clk(dev);
  165. break;
  166. case CLK_32k:
  167. freq = CKIL_FREQ;
  168. break;
  169. default:
  170. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n",
  171. TYPE_IMX31_CCM, __func__, clock);
  172. break;
  173. }
  174. DPRINTF("Clock = %d) = %u\n", clock, freq);
  175. return freq;
  176. }
  177. static void imx31_ccm_reset(DeviceState *dev)
  178. {
  179. IMX31CCMState *s = IMX31_CCM(dev);
  180. DPRINTF("()\n");
  181. memset(s->reg, 0, sizeof(uint32_t) * IMX31_CCM_MAX_REG);
  182. s->reg[IMX31_CCM_CCMR_REG] = 0x074b0b7d;
  183. s->reg[IMX31_CCM_PDR0_REG] = 0xff870b48;
  184. s->reg[IMX31_CCM_PDR1_REG] = 0x49fcfe7f;
  185. s->reg[IMX31_CCM_RCSR_REG] = 0x007f0000;
  186. s->reg[IMX31_CCM_MPCTL_REG] = 0x04001800;
  187. s->reg[IMX31_CCM_UPCTL_REG] = 0x04051c03;
  188. s->reg[IMX31_CCM_SPCTL_REG] = 0x04043001;
  189. s->reg[IMX31_CCM_COSR_REG] = 0x00000280;
  190. s->reg[IMX31_CCM_CGR0_REG] = 0xffffffff;
  191. s->reg[IMX31_CCM_CGR1_REG] = 0xffffffff;
  192. s->reg[IMX31_CCM_CGR2_REG] = 0xffffffff;
  193. s->reg[IMX31_CCM_WIMR_REG] = 0xffffffff;
  194. s->reg[IMX31_CCM_LTR1_REG] = 0x00004040;
  195. s->reg[IMX31_CCM_PMCR0_REG] = 0x80209828;
  196. s->reg[IMX31_CCM_PMCR1_REG] = 0x00aa0000;
  197. s->reg[IMX31_CCM_PDR2_REG] = 0x00000285;
  198. }
  199. static uint64_t imx31_ccm_read(void *opaque, hwaddr offset, unsigned size)
  200. {
  201. uint32_t value = 0;
  202. IMX31CCMState *s = (IMX31CCMState *)opaque;
  203. if ((offset >> 2) < IMX31_CCM_MAX_REG) {
  204. value = s->reg[offset >> 2];
  205. } else {
  206. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
  207. HWADDR_PRIx "\n", TYPE_IMX31_CCM, __func__, offset);
  208. }
  209. DPRINTF("reg[%s] => 0x%" PRIx32 "\n", imx31_ccm_reg_name(offset >> 2),
  210. value);
  211. return (uint64_t)value;
  212. }
  213. static void imx31_ccm_write(void *opaque, hwaddr offset, uint64_t value,
  214. unsigned size)
  215. {
  216. IMX31CCMState *s = (IMX31CCMState *)opaque;
  217. DPRINTF("reg[%s] <= 0x%" PRIx32 "\n", imx31_ccm_reg_name(offset >> 2),
  218. (uint32_t)value);
  219. switch (offset >> 2) {
  220. case IMX31_CCM_CCMR_REG:
  221. s->reg[IMX31_CCM_CCMR_REG] = CCMR_FPMF | (value & 0x3b6fdfff);
  222. break;
  223. case IMX31_CCM_PDR0_REG:
  224. s->reg[IMX31_CCM_PDR0_REG] = value & 0xff9f3fff;
  225. break;
  226. case IMX31_CCM_PDR1_REG:
  227. s->reg[IMX31_CCM_PDR1_REG] = value;
  228. break;
  229. case IMX31_CCM_MPCTL_REG:
  230. s->reg[IMX31_CCM_MPCTL_REG] = value & 0xbfff3fff;
  231. break;
  232. case IMX31_CCM_SPCTL_REG:
  233. s->reg[IMX31_CCM_SPCTL_REG] = value & 0xbfff3fff;
  234. break;
  235. case IMX31_CCM_CGR0_REG:
  236. s->reg[IMX31_CCM_CGR0_REG] = value;
  237. break;
  238. case IMX31_CCM_CGR1_REG:
  239. s->reg[IMX31_CCM_CGR1_REG] = value;
  240. break;
  241. case IMX31_CCM_CGR2_REG:
  242. s->reg[IMX31_CCM_CGR2_REG] = value;
  243. break;
  244. default:
  245. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
  246. HWADDR_PRIx "\n", TYPE_IMX31_CCM, __func__, offset);
  247. break;
  248. }
  249. }
  250. static const struct MemoryRegionOps imx31_ccm_ops = {
  251. .read = imx31_ccm_read,
  252. .write = imx31_ccm_write,
  253. .endianness = DEVICE_NATIVE_ENDIAN,
  254. .valid = {
  255. /*
  256. * Our device would not work correctly if the guest was doing
  257. * unaligned access. This might not be a limitation on the real
  258. * device but in practice there is no reason for a guest to access
  259. * this device unaligned.
  260. */
  261. .min_access_size = 4,
  262. .max_access_size = 4,
  263. .unaligned = false,
  264. },
  265. };
  266. static void imx31_ccm_init(Object *obj)
  267. {
  268. DeviceState *dev = DEVICE(obj);
  269. SysBusDevice *sd = SYS_BUS_DEVICE(obj);
  270. IMX31CCMState *s = IMX31_CCM(obj);
  271. memory_region_init_io(&s->iomem, OBJECT(dev), &imx31_ccm_ops, s,
  272. TYPE_IMX31_CCM, 0x1000);
  273. sysbus_init_mmio(sd, &s->iomem);
  274. }
  275. static void imx31_ccm_class_init(ObjectClass *klass, void *data)
  276. {
  277. DeviceClass *dc = DEVICE_CLASS(klass);
  278. IMXCCMClass *ccm = IMX_CCM_CLASS(klass);
  279. dc->reset = imx31_ccm_reset;
  280. dc->vmsd = &vmstate_imx31_ccm;
  281. dc->desc = "i.MX31 Clock Control Module";
  282. ccm->get_clock_frequency = imx31_ccm_get_clock_frequency;
  283. }
  284. static const TypeInfo imx31_ccm_info = {
  285. .name = TYPE_IMX31_CCM,
  286. .parent = TYPE_IMX_CCM,
  287. .instance_size = sizeof(IMX31CCMState),
  288. .instance_init = imx31_ccm_init,
  289. .class_init = imx31_ccm_class_init,
  290. };
  291. static void imx31_ccm_register_types(void)
  292. {
  293. type_register_static(&imx31_ccm_info);
  294. }
  295. type_init(imx31_ccm_register_types)