2
0

mips_int.c 2.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. /*
  2. * QEMU MIPS interrupt support
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a copy
  5. * of this software and associated documentation files (the "Software"), to deal
  6. * in the Software without restriction, including without limitation the rights
  7. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  8. * copies of the Software, and to permit persons to whom the Software is
  9. * furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  18. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  19. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  20. * THE SOFTWARE.
  21. */
  22. #include "qemu/osdep.h"
  23. #include "qemu/main-loop.h"
  24. #include "hw/irq.h"
  25. #include "hw/mips/cpudevs.h"
  26. #include "sysemu/kvm.h"
  27. #include "kvm_mips.h"
  28. static void cpu_mips_irq_request(void *opaque, int irq, int level)
  29. {
  30. MIPSCPU *cpu = opaque;
  31. CPUMIPSState *env = &cpu->env;
  32. CPUState *cs = CPU(cpu);
  33. if (irq < 0 || irq > 7) {
  34. return;
  35. }
  36. QEMU_IOTHREAD_LOCK_GUARD();
  37. if (level) {
  38. env->CP0_Cause |= 1 << (irq + CP0Ca_IP);
  39. } else {
  40. env->CP0_Cause &= ~(1 << (irq + CP0Ca_IP));
  41. }
  42. if (kvm_enabled() && (irq == 2 || irq == 3)) {
  43. kvm_mips_set_interrupt(cpu, irq, level);
  44. }
  45. if (env->CP0_Cause & CP0Ca_IP_mask) {
  46. cpu_interrupt(cs, CPU_INTERRUPT_HARD);
  47. } else {
  48. cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
  49. }
  50. }
  51. void cpu_mips_irq_init_cpu(MIPSCPU *cpu)
  52. {
  53. CPUMIPSState *env = &cpu->env;
  54. qemu_irq *qi;
  55. int i;
  56. qi = qemu_allocate_irqs(cpu_mips_irq_request, cpu, 8);
  57. for (i = 0; i < 8; i++) {
  58. env->irq[i] = qi[i];
  59. }
  60. g_free(qi);
  61. }
  62. void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level)
  63. {
  64. if (irq < 0 || irq > 2) {
  65. return;
  66. }
  67. qemu_set_irq(env->irq[irq], level);
  68. }