sifive_plic.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * SiFive PLIC (Platform Level Interrupt Controller)
  3. *
  4. * Copyright (c) 2017 SiFive, Inc.
  5. *
  6. * This provides a parameterizable interrupt controller based on SiFive's PLIC.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2 or later, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "qemu/log.h"
  23. #include "qemu/module.h"
  24. #include "qemu/error-report.h"
  25. #include "hw/sysbus.h"
  26. #include "hw/pci/msi.h"
  27. #include "hw/qdev-properties.h"
  28. #include "hw/intc/sifive_plic.h"
  29. #include "target/riscv/cpu.h"
  30. #include "migration/vmstate.h"
  31. #include "hw/irq.h"
  32. #include "sysemu/kvm.h"
  33. static bool addr_between(uint32_t addr, uint32_t base, uint32_t num)
  34. {
  35. return addr >= base && addr - base < num;
  36. }
  37. static PLICMode char_to_mode(char c)
  38. {
  39. switch (c) {
  40. case 'U': return PLICMode_U;
  41. case 'S': return PLICMode_S;
  42. case 'M': return PLICMode_M;
  43. default:
  44. error_report("plic: invalid mode '%c'", c);
  45. exit(1);
  46. }
  47. }
  48. static uint32_t atomic_set_masked(uint32_t *a, uint32_t mask, uint32_t value)
  49. {
  50. uint32_t old, new, cmp = qatomic_read(a);
  51. do {
  52. old = cmp;
  53. new = (old & ~mask) | (value & mask);
  54. cmp = qatomic_cmpxchg(a, old, new);
  55. } while (old != cmp);
  56. return old;
  57. }
  58. static void sifive_plic_set_pending(SiFivePLICState *plic, int irq, bool level)
  59. {
  60. atomic_set_masked(&plic->pending[irq >> 5], 1 << (irq & 31), -!!level);
  61. }
  62. static void sifive_plic_set_claimed(SiFivePLICState *plic, int irq, bool level)
  63. {
  64. atomic_set_masked(&plic->claimed[irq >> 5], 1 << (irq & 31), -!!level);
  65. }
  66. static uint32_t sifive_plic_claimed(SiFivePLICState *plic, uint32_t addrid)
  67. {
  68. uint32_t max_irq = 0;
  69. uint32_t max_prio = plic->target_priority[addrid];
  70. int i, j;
  71. int num_irq_in_word = 32;
  72. for (i = 0; i < plic->bitfield_words; i++) {
  73. uint32_t pending_enabled_not_claimed =
  74. (plic->pending[i] & ~plic->claimed[i]) &
  75. plic->enable[addrid * plic->bitfield_words + i];
  76. if (!pending_enabled_not_claimed) {
  77. continue;
  78. }
  79. if (i == (plic->bitfield_words - 1)) {
  80. /*
  81. * If plic->num_sources is not multiple of 32, num-of-irq in last
  82. * word is not 32. Compute the num-of-irq of last word to avoid
  83. * out-of-bound access of source_priority array.
  84. */
  85. num_irq_in_word = plic->num_sources - ((plic->bitfield_words - 1) << 5);
  86. }
  87. for (j = 0; j < num_irq_in_word; j++) {
  88. int irq = (i << 5) + j;
  89. uint32_t prio = plic->source_priority[irq];
  90. int enabled = pending_enabled_not_claimed & (1 << j);
  91. if (enabled && prio > max_prio) {
  92. max_irq = irq;
  93. max_prio = prio;
  94. }
  95. }
  96. }
  97. return max_irq;
  98. }
  99. static void sifive_plic_update(SiFivePLICState *plic)
  100. {
  101. int addrid;
  102. /* raise irq on harts where this irq is enabled */
  103. for (addrid = 0; addrid < plic->num_addrs; addrid++) {
  104. uint32_t hartid = plic->addr_config[addrid].hartid;
  105. PLICMode mode = plic->addr_config[addrid].mode;
  106. bool level = !!sifive_plic_claimed(plic, addrid);
  107. switch (mode) {
  108. case PLICMode_M:
  109. qemu_set_irq(plic->m_external_irqs[hartid - plic->hartid_base], level);
  110. break;
  111. case PLICMode_S:
  112. qemu_set_irq(plic->s_external_irqs[hartid - plic->hartid_base], level);
  113. break;
  114. default:
  115. break;
  116. }
  117. }
  118. }
  119. static uint64_t sifive_plic_read(void *opaque, hwaddr addr, unsigned size)
  120. {
  121. SiFivePLICState *plic = opaque;
  122. if (addr_between(addr, plic->priority_base, plic->num_sources << 2)) {
  123. uint32_t irq = (addr - plic->priority_base) >> 2;
  124. return plic->source_priority[irq];
  125. } else if (addr_between(addr, plic->pending_base,
  126. (plic->num_sources + 31) >> 3)) {
  127. uint32_t word = (addr - plic->pending_base) >> 2;
  128. return plic->pending[word];
  129. } else if (addr_between(addr, plic->enable_base,
  130. plic->num_addrs * plic->enable_stride)) {
  131. uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
  132. uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
  133. if (wordid < plic->bitfield_words) {
  134. return plic->enable[addrid * plic->bitfield_words + wordid];
  135. }
  136. } else if (addr_between(addr, plic->context_base,
  137. plic->num_addrs * plic->context_stride)) {
  138. uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
  139. uint32_t contextid = (addr & (plic->context_stride - 1));
  140. if (contextid == 0) {
  141. return plic->target_priority[addrid];
  142. } else if (contextid == 4) {
  143. uint32_t max_irq = sifive_plic_claimed(plic, addrid);
  144. if (max_irq) {
  145. sifive_plic_set_pending(plic, max_irq, false);
  146. sifive_plic_set_claimed(plic, max_irq, true);
  147. }
  148. sifive_plic_update(plic);
  149. return max_irq;
  150. }
  151. }
  152. qemu_log_mask(LOG_GUEST_ERROR,
  153. "%s: Invalid register read 0x%" HWADDR_PRIx "\n",
  154. __func__, addr);
  155. return 0;
  156. }
  157. static void sifive_plic_write(void *opaque, hwaddr addr, uint64_t value,
  158. unsigned size)
  159. {
  160. SiFivePLICState *plic = opaque;
  161. if (addr_between(addr, plic->priority_base, plic->num_sources << 2)) {
  162. uint32_t irq = (addr - plic->priority_base) >> 2;
  163. if (((plic->num_priorities + 1) & plic->num_priorities) == 0) {
  164. /*
  165. * if "num_priorities + 1" is power-of-2, make each register bit of
  166. * interrupt priority WARL (Write-Any-Read-Legal). Just filter
  167. * out the access to unsupported priority bits.
  168. */
  169. plic->source_priority[irq] = value % (plic->num_priorities + 1);
  170. sifive_plic_update(plic);
  171. } else if (value <= plic->num_priorities) {
  172. plic->source_priority[irq] = value;
  173. sifive_plic_update(plic);
  174. }
  175. } else if (addr_between(addr, plic->pending_base,
  176. (plic->num_sources + 31) >> 3)) {
  177. qemu_log_mask(LOG_GUEST_ERROR,
  178. "%s: invalid pending write: 0x%" HWADDR_PRIx "",
  179. __func__, addr);
  180. } else if (addr_between(addr, plic->enable_base,
  181. plic->num_addrs * plic->enable_stride)) {
  182. uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
  183. uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
  184. if (wordid < plic->bitfield_words) {
  185. plic->enable[addrid * plic->bitfield_words + wordid] = value;
  186. } else {
  187. qemu_log_mask(LOG_GUEST_ERROR,
  188. "%s: Invalid enable write 0x%" HWADDR_PRIx "\n",
  189. __func__, addr);
  190. }
  191. } else if (addr_between(addr, plic->context_base,
  192. plic->num_addrs * plic->context_stride)) {
  193. uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
  194. uint32_t contextid = (addr & (plic->context_stride - 1));
  195. if (contextid == 0) {
  196. if (((plic->num_priorities + 1) & plic->num_priorities) == 0) {
  197. /*
  198. * if "num_priorities + 1" is power-of-2, each register bit of
  199. * interrupt priority is WARL (Write-Any-Read-Legal). Just
  200. * filter out the access to unsupported priority bits.
  201. */
  202. plic->target_priority[addrid] = value %
  203. (plic->num_priorities + 1);
  204. sifive_plic_update(plic);
  205. } else if (value <= plic->num_priorities) {
  206. plic->target_priority[addrid] = value;
  207. sifive_plic_update(plic);
  208. }
  209. } else if (contextid == 4) {
  210. if (value < plic->num_sources) {
  211. sifive_plic_set_claimed(plic, value, false);
  212. sifive_plic_update(plic);
  213. }
  214. } else {
  215. qemu_log_mask(LOG_GUEST_ERROR,
  216. "%s: Invalid context write 0x%" HWADDR_PRIx "\n",
  217. __func__, addr);
  218. }
  219. } else {
  220. qemu_log_mask(LOG_GUEST_ERROR,
  221. "%s: Invalid register write 0x%" HWADDR_PRIx "\n",
  222. __func__, addr);
  223. }
  224. }
  225. static const MemoryRegionOps sifive_plic_ops = {
  226. .read = sifive_plic_read,
  227. .write = sifive_plic_write,
  228. .endianness = DEVICE_LITTLE_ENDIAN,
  229. .valid = {
  230. .min_access_size = 4,
  231. .max_access_size = 4
  232. }
  233. };
  234. static void sifive_plic_reset(DeviceState *dev)
  235. {
  236. SiFivePLICState *s = SIFIVE_PLIC(dev);
  237. int i;
  238. memset(s->source_priority, 0, sizeof(uint32_t) * s->num_sources);
  239. memset(s->target_priority, 0, sizeof(uint32_t) * s->num_addrs);
  240. memset(s->pending, 0, sizeof(uint32_t) * s->bitfield_words);
  241. memset(s->claimed, 0, sizeof(uint32_t) * s->bitfield_words);
  242. memset(s->enable, 0, sizeof(uint32_t) * s->num_enables);
  243. for (i = 0; i < s->num_harts; i++) {
  244. qemu_set_irq(s->m_external_irqs[i], 0);
  245. qemu_set_irq(s->s_external_irqs[i], 0);
  246. }
  247. }
  248. /*
  249. * parse PLIC hart/mode address offset config
  250. *
  251. * "M" 1 hart with M mode
  252. * "MS,MS" 2 harts, 0-1 with M and S mode
  253. * "M,MS,MS,MS,MS" 5 harts, 0 with M mode, 1-5 with M and S mode
  254. */
  255. static void parse_hart_config(SiFivePLICState *plic)
  256. {
  257. int addrid, hartid, modes, m;
  258. const char *p;
  259. char c;
  260. /* count and validate hart/mode combinations */
  261. addrid = 0, hartid = 0, modes = 0;
  262. p = plic->hart_config;
  263. while ((c = *p++)) {
  264. if (c == ',') {
  265. if (modes) {
  266. addrid += ctpop8(modes);
  267. hartid++;
  268. modes = 0;
  269. }
  270. } else {
  271. m = 1 << char_to_mode(c);
  272. if (modes == (modes | m)) {
  273. error_report("plic: duplicate mode '%c' in config: %s",
  274. c, plic->hart_config);
  275. exit(1);
  276. }
  277. modes |= m;
  278. }
  279. }
  280. if (modes) {
  281. addrid += ctpop8(modes);
  282. hartid++;
  283. modes = 0;
  284. }
  285. plic->num_addrs = addrid;
  286. plic->num_harts = hartid;
  287. /* store hart/mode combinations */
  288. plic->addr_config = g_new(PLICAddr, plic->num_addrs);
  289. addrid = 0, hartid = plic->hartid_base;
  290. p = plic->hart_config;
  291. while ((c = *p++)) {
  292. if (c == ',') {
  293. if (modes) {
  294. hartid++;
  295. modes = 0;
  296. }
  297. } else {
  298. m = char_to_mode(c);
  299. plic->addr_config[addrid].addrid = addrid;
  300. plic->addr_config[addrid].hartid = hartid;
  301. plic->addr_config[addrid].mode = m;
  302. modes |= (1 << m);
  303. addrid++;
  304. }
  305. }
  306. }
  307. static void sifive_plic_irq_request(void *opaque, int irq, int level)
  308. {
  309. SiFivePLICState *s = opaque;
  310. sifive_plic_set_pending(s, irq, level > 0);
  311. sifive_plic_update(s);
  312. }
  313. static void sifive_plic_realize(DeviceState *dev, Error **errp)
  314. {
  315. SiFivePLICState *s = SIFIVE_PLIC(dev);
  316. int i;
  317. memory_region_init_io(&s->mmio, OBJECT(dev), &sifive_plic_ops, s,
  318. TYPE_SIFIVE_PLIC, s->aperture_size);
  319. sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio);
  320. parse_hart_config(s);
  321. if (!s->num_sources) {
  322. error_setg(errp, "plic: invalid number of interrupt sources");
  323. return;
  324. }
  325. s->bitfield_words = (s->num_sources + 31) >> 5;
  326. s->num_enables = s->bitfield_words * s->num_addrs;
  327. s->source_priority = g_new0(uint32_t, s->num_sources);
  328. s->target_priority = g_new(uint32_t, s->num_addrs);
  329. s->pending = g_new0(uint32_t, s->bitfield_words);
  330. s->claimed = g_new0(uint32_t, s->bitfield_words);
  331. s->enable = g_new0(uint32_t, s->num_enables);
  332. qdev_init_gpio_in(dev, sifive_plic_irq_request, s->num_sources);
  333. s->s_external_irqs = g_malloc(sizeof(qemu_irq) * s->num_harts);
  334. qdev_init_gpio_out(dev, s->s_external_irqs, s->num_harts);
  335. s->m_external_irqs = g_malloc(sizeof(qemu_irq) * s->num_harts);
  336. qdev_init_gpio_out(dev, s->m_external_irqs, s->num_harts);
  337. /*
  338. * We can't allow the supervisor to control SEIP as this would allow the
  339. * supervisor to clear a pending external interrupt which will result in
  340. * lost a interrupt in the case a PLIC is attached. The SEIP bit must be
  341. * hardware controlled when a PLIC is attached.
  342. */
  343. for (i = 0; i < s->num_harts; i++) {
  344. RISCVCPU *cpu = RISCV_CPU(qemu_get_cpu(s->hartid_base + i));
  345. if (riscv_cpu_claim_interrupts(cpu, MIP_SEIP) < 0) {
  346. error_setg(errp, "SEIP already claimed");
  347. return;
  348. }
  349. }
  350. msi_nonbroken = true;
  351. }
  352. static const VMStateDescription vmstate_sifive_plic = {
  353. .name = "riscv_sifive_plic",
  354. .version_id = 1,
  355. .minimum_version_id = 1,
  356. .fields = (VMStateField[]) {
  357. VMSTATE_VARRAY_UINT32(source_priority, SiFivePLICState,
  358. num_sources, 0,
  359. vmstate_info_uint32, uint32_t),
  360. VMSTATE_VARRAY_UINT32(target_priority, SiFivePLICState,
  361. num_addrs, 0,
  362. vmstate_info_uint32, uint32_t),
  363. VMSTATE_VARRAY_UINT32(pending, SiFivePLICState, bitfield_words, 0,
  364. vmstate_info_uint32, uint32_t),
  365. VMSTATE_VARRAY_UINT32(claimed, SiFivePLICState, bitfield_words, 0,
  366. vmstate_info_uint32, uint32_t),
  367. VMSTATE_VARRAY_UINT32(enable, SiFivePLICState, num_enables, 0,
  368. vmstate_info_uint32, uint32_t),
  369. VMSTATE_END_OF_LIST()
  370. }
  371. };
  372. static Property sifive_plic_properties[] = {
  373. DEFINE_PROP_STRING("hart-config", SiFivePLICState, hart_config),
  374. DEFINE_PROP_UINT32("hartid-base", SiFivePLICState, hartid_base, 0),
  375. /* number of interrupt sources including interrupt source 0 */
  376. DEFINE_PROP_UINT32("num-sources", SiFivePLICState, num_sources, 1),
  377. DEFINE_PROP_UINT32("num-priorities", SiFivePLICState, num_priorities, 0),
  378. /* interrupt priority register base starting from source 0 */
  379. DEFINE_PROP_UINT32("priority-base", SiFivePLICState, priority_base, 0),
  380. DEFINE_PROP_UINT32("pending-base", SiFivePLICState, pending_base, 0),
  381. DEFINE_PROP_UINT32("enable-base", SiFivePLICState, enable_base, 0),
  382. DEFINE_PROP_UINT32("enable-stride", SiFivePLICState, enable_stride, 0),
  383. DEFINE_PROP_UINT32("context-base", SiFivePLICState, context_base, 0),
  384. DEFINE_PROP_UINT32("context-stride", SiFivePLICState, context_stride, 0),
  385. DEFINE_PROP_UINT32("aperture-size", SiFivePLICState, aperture_size, 0),
  386. DEFINE_PROP_END_OF_LIST(),
  387. };
  388. static void sifive_plic_class_init(ObjectClass *klass, void *data)
  389. {
  390. DeviceClass *dc = DEVICE_CLASS(klass);
  391. dc->reset = sifive_plic_reset;
  392. device_class_set_props(dc, sifive_plic_properties);
  393. dc->realize = sifive_plic_realize;
  394. dc->vmsd = &vmstate_sifive_plic;
  395. }
  396. static const TypeInfo sifive_plic_info = {
  397. .name = TYPE_SIFIVE_PLIC,
  398. .parent = TYPE_SYS_BUS_DEVICE,
  399. .instance_size = sizeof(SiFivePLICState),
  400. .class_init = sifive_plic_class_init,
  401. };
  402. static void sifive_plic_register_types(void)
  403. {
  404. type_register_static(&sifive_plic_info);
  405. }
  406. type_init(sifive_plic_register_types)
  407. /*
  408. * Create PLIC device.
  409. */
  410. DeviceState *sifive_plic_create(hwaddr addr, char *hart_config,
  411. uint32_t num_harts,
  412. uint32_t hartid_base, uint32_t num_sources,
  413. uint32_t num_priorities, uint32_t priority_base,
  414. uint32_t pending_base, uint32_t enable_base,
  415. uint32_t enable_stride, uint32_t context_base,
  416. uint32_t context_stride, uint32_t aperture_size)
  417. {
  418. DeviceState *dev = qdev_new(TYPE_SIFIVE_PLIC);
  419. int i;
  420. SiFivePLICState *plic;
  421. assert(enable_stride == (enable_stride & -enable_stride));
  422. assert(context_stride == (context_stride & -context_stride));
  423. qdev_prop_set_string(dev, "hart-config", hart_config);
  424. qdev_prop_set_uint32(dev, "hartid-base", hartid_base);
  425. qdev_prop_set_uint32(dev, "num-sources", num_sources);
  426. qdev_prop_set_uint32(dev, "num-priorities", num_priorities);
  427. qdev_prop_set_uint32(dev, "priority-base", priority_base);
  428. qdev_prop_set_uint32(dev, "pending-base", pending_base);
  429. qdev_prop_set_uint32(dev, "enable-base", enable_base);
  430. qdev_prop_set_uint32(dev, "enable-stride", enable_stride);
  431. qdev_prop_set_uint32(dev, "context-base", context_base);
  432. qdev_prop_set_uint32(dev, "context-stride", context_stride);
  433. qdev_prop_set_uint32(dev, "aperture-size", aperture_size);
  434. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  435. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr);
  436. plic = SIFIVE_PLIC(dev);
  437. for (i = 0; i < plic->num_addrs; i++) {
  438. int cpu_num = plic->addr_config[i].hartid;
  439. CPUState *cpu = qemu_get_cpu(cpu_num);
  440. if (plic->addr_config[i].mode == PLICMode_M) {
  441. qdev_connect_gpio_out(dev, cpu_num - hartid_base + num_harts,
  442. qdev_get_gpio_in(DEVICE(cpu), IRQ_M_EXT));
  443. }
  444. if (plic->addr_config[i].mode == PLICMode_S) {
  445. qdev_connect_gpio_out(dev, cpu_num - hartid_base,
  446. qdev_get_gpio_in(DEVICE(cpu), IRQ_S_EXT));
  447. }
  448. }
  449. return dev;
  450. }