grlib_irqmp.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * QEMU GRLIB IRQMP Emulator
  3. *
  4. * (Multiprocessor and extended interrupt not supported)
  5. *
  6. * Copyright (c) 2010-2019 AdaCore
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "hw/irq.h"
  28. #include "hw/sysbus.h"
  29. #include "hw/qdev-properties.h"
  30. #include "hw/sparc/grlib.h"
  31. #include "trace.h"
  32. #include "qapi/error.h"
  33. #include "qemu/module.h"
  34. #include "qom/object.h"
  35. #define IRQMP_MAX_CPU 16
  36. #define IRQMP_REG_SIZE 256 /* Size of memory mapped registers */
  37. /* Memory mapped register offsets */
  38. #define LEVEL_OFFSET 0x00
  39. #define PENDING_OFFSET 0x04
  40. #define FORCE0_OFFSET 0x08
  41. #define CLEAR_OFFSET 0x0C
  42. #define MP_STATUS_OFFSET 0x10
  43. #define BROADCAST_OFFSET 0x14
  44. #define MASK_OFFSET 0x40
  45. #define FORCE_OFFSET 0x80
  46. #define EXTENDED_OFFSET 0xC0
  47. #define MAX_PILS 16
  48. OBJECT_DECLARE_SIMPLE_TYPE(IRQMP, GRLIB_IRQMP)
  49. typedef struct IRQMPState IRQMPState;
  50. struct IRQMP {
  51. SysBusDevice parent_obj;
  52. MemoryRegion iomem;
  53. IRQMPState *state;
  54. qemu_irq irq;
  55. };
  56. struct IRQMPState {
  57. uint32_t level;
  58. uint32_t pending;
  59. uint32_t clear;
  60. uint32_t broadcast;
  61. uint32_t mask[IRQMP_MAX_CPU];
  62. uint32_t force[IRQMP_MAX_CPU];
  63. uint32_t extended[IRQMP_MAX_CPU];
  64. IRQMP *parent;
  65. };
  66. static void grlib_irqmp_check_irqs(IRQMPState *state)
  67. {
  68. uint32_t pend = 0;
  69. uint32_t level0 = 0;
  70. uint32_t level1 = 0;
  71. assert(state != NULL);
  72. assert(state->parent != NULL);
  73. /* IRQ for CPU 0 (no SMP support) */
  74. pend = (state->pending | state->force[0])
  75. & state->mask[0];
  76. level0 = pend & ~state->level;
  77. level1 = pend & state->level;
  78. trace_grlib_irqmp_check_irqs(state->pending, state->force[0],
  79. state->mask[0], level1, level0);
  80. /* Trigger level1 interrupt first and level0 if there is no level1 */
  81. qemu_set_irq(state->parent->irq, level1 ?: level0);
  82. }
  83. static void grlib_irqmp_ack_mask(IRQMPState *state, uint32_t mask)
  84. {
  85. /* Clear registers */
  86. state->pending &= ~mask;
  87. state->force[0] &= ~mask; /* Only CPU 0 (No SMP support) */
  88. grlib_irqmp_check_irqs(state);
  89. }
  90. void grlib_irqmp_ack(DeviceState *dev, int intno)
  91. {
  92. IRQMP *irqmp = GRLIB_IRQMP(dev);
  93. IRQMPState *state;
  94. uint32_t mask;
  95. state = irqmp->state;
  96. assert(state != NULL);
  97. intno &= 15;
  98. mask = 1 << intno;
  99. trace_grlib_irqmp_ack(intno);
  100. grlib_irqmp_ack_mask(state, mask);
  101. }
  102. static void grlib_irqmp_set_irq(void *opaque, int irq, int level)
  103. {
  104. IRQMP *irqmp = GRLIB_IRQMP(opaque);
  105. IRQMPState *s;
  106. int i = 0;
  107. s = irqmp->state;
  108. assert(s != NULL);
  109. assert(s->parent != NULL);
  110. if (level) {
  111. trace_grlib_irqmp_set_irq(irq);
  112. if (s->broadcast & 1 << irq) {
  113. /* Broadcasted IRQ */
  114. for (i = 0; i < IRQMP_MAX_CPU; i++) {
  115. s->force[i] |= 1 << irq;
  116. }
  117. } else {
  118. s->pending |= 1 << irq;
  119. }
  120. grlib_irqmp_check_irqs(s);
  121. }
  122. }
  123. static uint64_t grlib_irqmp_read(void *opaque, hwaddr addr,
  124. unsigned size)
  125. {
  126. IRQMP *irqmp = opaque;
  127. IRQMPState *state;
  128. assert(irqmp != NULL);
  129. state = irqmp->state;
  130. assert(state != NULL);
  131. addr &= 0xff;
  132. /* global registers */
  133. switch (addr) {
  134. case LEVEL_OFFSET:
  135. return state->level;
  136. case PENDING_OFFSET:
  137. return state->pending;
  138. case FORCE0_OFFSET:
  139. /* This register is an "alias" for the force register of CPU 0 */
  140. return state->force[0];
  141. case CLEAR_OFFSET:
  142. case MP_STATUS_OFFSET:
  143. /* Always read as 0 */
  144. return 0;
  145. case BROADCAST_OFFSET:
  146. return state->broadcast;
  147. default:
  148. break;
  149. }
  150. /* mask registers */
  151. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  152. int cpu = (addr - MASK_OFFSET) / 4;
  153. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  154. return state->mask[cpu];
  155. }
  156. /* force registers */
  157. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  158. int cpu = (addr - FORCE_OFFSET) / 4;
  159. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  160. return state->force[cpu];
  161. }
  162. /* extended (not supported) */
  163. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  164. int cpu = (addr - EXTENDED_OFFSET) / 4;
  165. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  166. return state->extended[cpu];
  167. }
  168. trace_grlib_irqmp_readl_unknown(addr);
  169. return 0;
  170. }
  171. static void grlib_irqmp_write(void *opaque, hwaddr addr,
  172. uint64_t value, unsigned size)
  173. {
  174. IRQMP *irqmp = opaque;
  175. IRQMPState *state;
  176. assert(irqmp != NULL);
  177. state = irqmp->state;
  178. assert(state != NULL);
  179. addr &= 0xff;
  180. /* global registers */
  181. switch (addr) {
  182. case LEVEL_OFFSET:
  183. value &= 0xFFFF << 1; /* clean up the value */
  184. state->level = value;
  185. return;
  186. case PENDING_OFFSET:
  187. /* Read Only */
  188. return;
  189. case FORCE0_OFFSET:
  190. /* This register is an "alias" for the force register of CPU 0 */
  191. value &= 0xFFFE; /* clean up the value */
  192. state->force[0] = value;
  193. grlib_irqmp_check_irqs(irqmp->state);
  194. return;
  195. case CLEAR_OFFSET:
  196. value &= ~1; /* clean up the value */
  197. grlib_irqmp_ack_mask(state, value);
  198. return;
  199. case MP_STATUS_OFFSET:
  200. /* Read Only (no SMP support) */
  201. return;
  202. case BROADCAST_OFFSET:
  203. value &= 0xFFFE; /* clean up the value */
  204. state->broadcast = value;
  205. return;
  206. default:
  207. break;
  208. }
  209. /* mask registers */
  210. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  211. int cpu = (addr - MASK_OFFSET) / 4;
  212. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  213. value &= ~1; /* clean up the value */
  214. state->mask[cpu] = value;
  215. grlib_irqmp_check_irqs(irqmp->state);
  216. return;
  217. }
  218. /* force registers */
  219. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  220. int cpu = (addr - FORCE_OFFSET) / 4;
  221. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  222. uint32_t force = value & 0xFFFE;
  223. uint32_t clear = (value >> 16) & 0xFFFE;
  224. uint32_t old = state->force[cpu];
  225. state->force[cpu] = (old | force) & ~clear;
  226. grlib_irqmp_check_irqs(irqmp->state);
  227. return;
  228. }
  229. /* extended (not supported) */
  230. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  231. int cpu = (addr - EXTENDED_OFFSET) / 4;
  232. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  233. value &= 0xF; /* clean up the value */
  234. state->extended[cpu] = value;
  235. return;
  236. }
  237. trace_grlib_irqmp_writel_unknown(addr, value);
  238. }
  239. static const MemoryRegionOps grlib_irqmp_ops = {
  240. .read = grlib_irqmp_read,
  241. .write = grlib_irqmp_write,
  242. .endianness = DEVICE_NATIVE_ENDIAN,
  243. .valid = {
  244. .min_access_size = 4,
  245. .max_access_size = 4,
  246. },
  247. };
  248. static void grlib_irqmp_reset(DeviceState *d)
  249. {
  250. IRQMP *irqmp = GRLIB_IRQMP(d);
  251. assert(irqmp->state != NULL);
  252. memset(irqmp->state, 0, sizeof *irqmp->state);
  253. irqmp->state->parent = irqmp;
  254. }
  255. static void grlib_irqmp_init(Object *obj)
  256. {
  257. IRQMP *irqmp = GRLIB_IRQMP(obj);
  258. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  259. qdev_init_gpio_in(DEVICE(obj), grlib_irqmp_set_irq, MAX_PILS);
  260. qdev_init_gpio_out_named(DEVICE(obj), &irqmp->irq, "grlib-irq", 1);
  261. memory_region_init_io(&irqmp->iomem, obj, &grlib_irqmp_ops, irqmp,
  262. "irqmp", IRQMP_REG_SIZE);
  263. irqmp->state = g_malloc0(sizeof *irqmp->state);
  264. sysbus_init_mmio(dev, &irqmp->iomem);
  265. }
  266. static void grlib_irqmp_class_init(ObjectClass *klass, void *data)
  267. {
  268. DeviceClass *dc = DEVICE_CLASS(klass);
  269. dc->reset = grlib_irqmp_reset;
  270. }
  271. static const TypeInfo grlib_irqmp_info = {
  272. .name = TYPE_GRLIB_IRQMP,
  273. .parent = TYPE_SYS_BUS_DEVICE,
  274. .instance_size = sizeof(IRQMP),
  275. .instance_init = grlib_irqmp_init,
  276. .class_init = grlib_irqmp_class_init,
  277. };
  278. static void grlib_irqmp_register_types(void)
  279. {
  280. type_register_static(&grlib_irqmp_info);
  281. }
  282. type_init(grlib_irqmp_register_types)