imx_i2c.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * i.MX I2C Bus Serial Interface Emulation
  3. *
  4. * Copyright (C) 2013 Jean-Christophe Dubois. <jcd@tribudubois.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/i2c/imx_i2c.h"
  22. #include "hw/irq.h"
  23. #include "migration/vmstate.h"
  24. #include "hw/i2c/i2c.h"
  25. #include "qemu/log.h"
  26. #include "qemu/module.h"
  27. #ifndef DEBUG_IMX_I2C
  28. #define DEBUG_IMX_I2C 0
  29. #endif
  30. #define DPRINTF(fmt, args...) \
  31. do { \
  32. if (DEBUG_IMX_I2C) { \
  33. fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_I2C, \
  34. __func__, ##args); \
  35. } \
  36. } while (0)
  37. static const char *imx_i2c_get_regname(unsigned offset)
  38. {
  39. switch (offset) {
  40. case IADR_ADDR:
  41. return "IADR";
  42. case IFDR_ADDR:
  43. return "IFDR";
  44. case I2CR_ADDR:
  45. return "I2CR";
  46. case I2SR_ADDR:
  47. return "I2SR";
  48. case I2DR_ADDR:
  49. return "I2DR";
  50. default:
  51. return "[?]";
  52. }
  53. }
  54. static inline bool imx_i2c_is_enabled(IMXI2CState *s)
  55. {
  56. return s->i2cr & I2CR_IEN;
  57. }
  58. static inline bool imx_i2c_interrupt_is_enabled(IMXI2CState *s)
  59. {
  60. return s->i2cr & I2CR_IIEN;
  61. }
  62. static inline bool imx_i2c_is_master(IMXI2CState *s)
  63. {
  64. return s->i2cr & I2CR_MSTA;
  65. }
  66. static void imx_i2c_reset(DeviceState *dev)
  67. {
  68. IMXI2CState *s = IMX_I2C(dev);
  69. if (s->address != ADDR_RESET) {
  70. i2c_end_transfer(s->bus);
  71. }
  72. s->address = ADDR_RESET;
  73. s->iadr = IADR_RESET;
  74. s->ifdr = IFDR_RESET;
  75. s->i2cr = I2CR_RESET;
  76. s->i2sr = I2SR_RESET;
  77. s->i2dr_read = I2DR_RESET;
  78. s->i2dr_write = I2DR_RESET;
  79. }
  80. static inline void imx_i2c_raise_interrupt(IMXI2CState *s)
  81. {
  82. /*
  83. * raise an interrupt if the device is enabled and it is configured
  84. * to generate some interrupts.
  85. */
  86. if (imx_i2c_is_enabled(s) && imx_i2c_interrupt_is_enabled(s)) {
  87. s->i2sr |= I2SR_IIF;
  88. qemu_irq_raise(s->irq);
  89. }
  90. }
  91. static uint64_t imx_i2c_read(void *opaque, hwaddr offset,
  92. unsigned size)
  93. {
  94. uint16_t value;
  95. IMXI2CState *s = IMX_I2C(opaque);
  96. switch (offset) {
  97. case IADR_ADDR:
  98. value = s->iadr;
  99. break;
  100. case IFDR_ADDR:
  101. value = s->ifdr;
  102. break;
  103. case I2CR_ADDR:
  104. value = s->i2cr;
  105. break;
  106. case I2SR_ADDR:
  107. value = s->i2sr;
  108. break;
  109. case I2DR_ADDR:
  110. value = s->i2dr_read;
  111. if (imx_i2c_is_master(s)) {
  112. uint8_t ret = 0xff;
  113. if (s->address == ADDR_RESET) {
  114. /* something is wrong as the address is not set */
  115. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Trying to read "
  116. "without specifying the slave address\n",
  117. TYPE_IMX_I2C, __func__);
  118. } else if (s->i2cr & I2CR_MTX) {
  119. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Trying to read "
  120. "but MTX is set\n", TYPE_IMX_I2C, __func__);
  121. } else {
  122. /* get the next byte */
  123. ret = i2c_recv(s->bus);
  124. imx_i2c_raise_interrupt(s);
  125. }
  126. s->i2dr_read = ret;
  127. } else {
  128. qemu_log_mask(LOG_UNIMP, "[%s]%s: slave mode not implemented\n",
  129. TYPE_IMX_I2C, __func__);
  130. }
  131. break;
  132. default:
  133. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%"
  134. HWADDR_PRIx "\n", TYPE_IMX_I2C, __func__, offset);
  135. value = 0;
  136. break;
  137. }
  138. DPRINTF("read %s [0x%" HWADDR_PRIx "] -> 0x%02x\n",
  139. imx_i2c_get_regname(offset), offset, value);
  140. return (uint64_t)value;
  141. }
  142. static void imx_i2c_write(void *opaque, hwaddr offset,
  143. uint64_t value, unsigned size)
  144. {
  145. IMXI2CState *s = IMX_I2C(opaque);
  146. DPRINTF("write %s [0x%" HWADDR_PRIx "] <- 0x%02x\n",
  147. imx_i2c_get_regname(offset), offset, (int)value);
  148. value &= 0xff;
  149. switch (offset) {
  150. case IADR_ADDR:
  151. s->iadr = value & IADR_MASK;
  152. /* i2c_slave_set_address(s->bus, (uint8_t)s->iadr); */
  153. break;
  154. case IFDR_ADDR:
  155. s->ifdr = value & IFDR_MASK;
  156. break;
  157. case I2CR_ADDR:
  158. if (imx_i2c_is_enabled(s) && ((value & I2CR_IEN) == 0)) {
  159. /* This is a soft reset. IADR is preserved during soft resets */
  160. uint16_t iadr = s->iadr;
  161. imx_i2c_reset(DEVICE(s));
  162. s->iadr = iadr;
  163. } else { /* normal write */
  164. s->i2cr = value & I2CR_MASK;
  165. if (imx_i2c_is_master(s)) {
  166. /* set the bus to busy */
  167. s->i2sr |= I2SR_IBB;
  168. } else { /* slave mode */
  169. /* bus is not busy anymore */
  170. s->i2sr &= ~I2SR_IBB;
  171. /*
  172. * if we unset the master mode then it ends the ongoing
  173. * transfer if any
  174. */
  175. if (s->address != ADDR_RESET) {
  176. i2c_end_transfer(s->bus);
  177. s->address = ADDR_RESET;
  178. }
  179. }
  180. if (s->i2cr & I2CR_RSTA) { /* Restart */
  181. /* if this is a restart then it ends the ongoing transfer */
  182. if (s->address != ADDR_RESET) {
  183. i2c_end_transfer(s->bus);
  184. s->address = ADDR_RESET;
  185. s->i2cr &= ~I2CR_RSTA;
  186. }
  187. }
  188. }
  189. break;
  190. case I2SR_ADDR:
  191. /*
  192. * if the user writes 0 to IIF then lower the interrupt and
  193. * reset the bit
  194. */
  195. if ((s->i2sr & I2SR_IIF) && !(value & I2SR_IIF)) {
  196. s->i2sr &= ~I2SR_IIF;
  197. qemu_irq_lower(s->irq);
  198. }
  199. /*
  200. * if the user writes 0 to IAL, reset the bit
  201. */
  202. if ((s->i2sr & I2SR_IAL) && !(value & I2SR_IAL)) {
  203. s->i2sr &= ~I2SR_IAL;
  204. }
  205. break;
  206. case I2DR_ADDR:
  207. /* if the device is not enabled, nothing to do */
  208. if (!imx_i2c_is_enabled(s)) {
  209. break;
  210. }
  211. s->i2dr_write = value & I2DR_MASK;
  212. if (imx_i2c_is_master(s)) {
  213. /* If this is the first write cycle then it is the slave addr */
  214. if (s->address == ADDR_RESET) {
  215. if (i2c_start_transfer(s->bus, extract32(s->i2dr_write, 1, 7),
  216. extract32(s->i2dr_write, 0, 1))) {
  217. /* if non zero is returned, the address is not valid */
  218. s->i2sr |= I2SR_RXAK;
  219. } else {
  220. s->address = s->i2dr_write;
  221. s->i2sr &= ~I2SR_RXAK;
  222. imx_i2c_raise_interrupt(s);
  223. }
  224. } else { /* This is a normal data write */
  225. if (i2c_send(s->bus, s->i2dr_write)) {
  226. /* if the target return non zero then end the transfer */
  227. s->i2sr |= I2SR_RXAK;
  228. s->address = ADDR_RESET;
  229. i2c_end_transfer(s->bus);
  230. } else {
  231. s->i2sr &= ~I2SR_RXAK;
  232. imx_i2c_raise_interrupt(s);
  233. }
  234. }
  235. } else {
  236. qemu_log_mask(LOG_UNIMP, "[%s]%s: slave mode not implemented\n",
  237. TYPE_IMX_I2C, __func__);
  238. }
  239. break;
  240. default:
  241. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%"
  242. HWADDR_PRIx "\n", TYPE_IMX_I2C, __func__, offset);
  243. break;
  244. }
  245. }
  246. static const MemoryRegionOps imx_i2c_ops = {
  247. .read = imx_i2c_read,
  248. .write = imx_i2c_write,
  249. .valid.min_access_size = 1,
  250. .valid.max_access_size = 2,
  251. .endianness = DEVICE_NATIVE_ENDIAN,
  252. };
  253. static const VMStateDescription imx_i2c_vmstate = {
  254. .name = TYPE_IMX_I2C,
  255. .version_id = 1,
  256. .minimum_version_id = 1,
  257. .fields = (VMStateField[]) {
  258. VMSTATE_UINT16(address, IMXI2CState),
  259. VMSTATE_UINT16(iadr, IMXI2CState),
  260. VMSTATE_UINT16(ifdr, IMXI2CState),
  261. VMSTATE_UINT16(i2cr, IMXI2CState),
  262. VMSTATE_UINT16(i2sr, IMXI2CState),
  263. VMSTATE_UINT16(i2dr_read, IMXI2CState),
  264. VMSTATE_UINT16(i2dr_write, IMXI2CState),
  265. VMSTATE_END_OF_LIST()
  266. }
  267. };
  268. static void imx_i2c_realize(DeviceState *dev, Error **errp)
  269. {
  270. IMXI2CState *s = IMX_I2C(dev);
  271. memory_region_init_io(&s->iomem, OBJECT(s), &imx_i2c_ops, s, TYPE_IMX_I2C,
  272. IMX_I2C_MEM_SIZE);
  273. sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
  274. sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq);
  275. s->bus = i2c_init_bus(dev, NULL);
  276. }
  277. static void imx_i2c_class_init(ObjectClass *klass, void *data)
  278. {
  279. DeviceClass *dc = DEVICE_CLASS(klass);
  280. dc->vmsd = &imx_i2c_vmstate;
  281. dc->reset = imx_i2c_reset;
  282. dc->realize = imx_i2c_realize;
  283. dc->desc = "i.MX I2C Controller";
  284. }
  285. static const TypeInfo imx_i2c_type_info = {
  286. .name = TYPE_IMX_I2C,
  287. .parent = TYPE_SYS_BUS_DEVICE,
  288. .instance_size = sizeof(IMXI2CState),
  289. .class_init = imx_i2c_class_init,
  290. };
  291. static void imx_i2c_register_types(void)
  292. {
  293. type_register_static(&imx_i2c_type_info);
  294. }
  295. type_init(imx_i2c_register_types)