pxa2xx_lcd.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451
  1. /*
  2. * Intel XScale PXA255/270 LCDC emulation.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GPLv2.
  8. *
  9. * Contributions after 2012-01-13 are licensed under the terms of the
  10. * GNU GPL, version 2 or (at your option) any later version.
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qemu/log.h"
  14. #include "hw/irq.h"
  15. #include "migration/vmstate.h"
  16. #include "ui/console.h"
  17. #include "hw/arm/pxa.h"
  18. #include "ui/pixel_ops.h"
  19. #include "hw/boards.h"
  20. /* FIXME: For graphic_rotate. Should probably be done in common code. */
  21. #include "sysemu/sysemu.h"
  22. #include "framebuffer.h"
  23. struct DMAChannel {
  24. uint32_t branch;
  25. uint8_t up;
  26. uint8_t palette[1024];
  27. uint8_t pbuffer[1024];
  28. void (*redraw)(PXA2xxLCDState *s, hwaddr addr,
  29. int *miny, int *maxy);
  30. uint32_t descriptor;
  31. uint32_t source;
  32. uint32_t id;
  33. uint32_t command;
  34. };
  35. struct PXA2xxLCDState {
  36. MemoryRegion *sysmem;
  37. MemoryRegion iomem;
  38. MemoryRegionSection fbsection;
  39. qemu_irq irq;
  40. int irqlevel;
  41. int invalidated;
  42. QemuConsole *con;
  43. int dest_width;
  44. int xres, yres;
  45. int pal_for;
  46. int transp;
  47. enum {
  48. pxa_lcdc_2bpp = 1,
  49. pxa_lcdc_4bpp = 2,
  50. pxa_lcdc_8bpp = 3,
  51. pxa_lcdc_16bpp = 4,
  52. pxa_lcdc_18bpp = 5,
  53. pxa_lcdc_18pbpp = 6,
  54. pxa_lcdc_19bpp = 7,
  55. pxa_lcdc_19pbpp = 8,
  56. pxa_lcdc_24bpp = 9,
  57. pxa_lcdc_25bpp = 10,
  58. } bpp;
  59. uint32_t control[6];
  60. uint32_t status[2];
  61. uint32_t ovl1c[2];
  62. uint32_t ovl2c[2];
  63. uint32_t ccr;
  64. uint32_t cmdcr;
  65. uint32_t trgbr;
  66. uint32_t tcr;
  67. uint32_t liidr;
  68. uint8_t bscntr;
  69. struct DMAChannel dma_ch[7];
  70. qemu_irq vsync_cb;
  71. int orientation;
  72. };
  73. typedef struct QEMU_PACKED {
  74. uint32_t fdaddr;
  75. uint32_t fsaddr;
  76. uint32_t fidr;
  77. uint32_t ldcmd;
  78. } PXAFrameDescriptor;
  79. #define LCCR0 0x000 /* LCD Controller Control register 0 */
  80. #define LCCR1 0x004 /* LCD Controller Control register 1 */
  81. #define LCCR2 0x008 /* LCD Controller Control register 2 */
  82. #define LCCR3 0x00c /* LCD Controller Control register 3 */
  83. #define LCCR4 0x010 /* LCD Controller Control register 4 */
  84. #define LCCR5 0x014 /* LCD Controller Control register 5 */
  85. #define FBR0 0x020 /* DMA Channel 0 Frame Branch register */
  86. #define FBR1 0x024 /* DMA Channel 1 Frame Branch register */
  87. #define FBR2 0x028 /* DMA Channel 2 Frame Branch register */
  88. #define FBR3 0x02c /* DMA Channel 3 Frame Branch register */
  89. #define FBR4 0x030 /* DMA Channel 4 Frame Branch register */
  90. #define FBR5 0x110 /* DMA Channel 5 Frame Branch register */
  91. #define FBR6 0x114 /* DMA Channel 6 Frame Branch register */
  92. #define LCSR1 0x034 /* LCD Controller Status register 1 */
  93. #define LCSR0 0x038 /* LCD Controller Status register 0 */
  94. #define LIIDR 0x03c /* LCD Controller Interrupt ID register */
  95. #define TRGBR 0x040 /* TMED RGB Seed register */
  96. #define TCR 0x044 /* TMED Control register */
  97. #define OVL1C1 0x050 /* Overlay 1 Control register 1 */
  98. #define OVL1C2 0x060 /* Overlay 1 Control register 2 */
  99. #define OVL2C1 0x070 /* Overlay 2 Control register 1 */
  100. #define OVL2C2 0x080 /* Overlay 2 Control register 2 */
  101. #define CCR 0x090 /* Cursor Control register */
  102. #define CMDCR 0x100 /* Command Control register */
  103. #define PRSR 0x104 /* Panel Read Status register */
  104. #define PXA_LCDDMA_CHANS 7
  105. #define DMA_FDADR 0x00 /* Frame Descriptor Address register */
  106. #define DMA_FSADR 0x04 /* Frame Source Address register */
  107. #define DMA_FIDR 0x08 /* Frame ID register */
  108. #define DMA_LDCMD 0x0c /* Command register */
  109. /* LCD Buffer Strength Control register */
  110. #define BSCNTR 0x04000054
  111. /* Bitfield masks */
  112. #define LCCR0_ENB (1 << 0)
  113. #define LCCR0_CMS (1 << 1)
  114. #define LCCR0_SDS (1 << 2)
  115. #define LCCR0_LDM (1 << 3)
  116. #define LCCR0_SOFM0 (1 << 4)
  117. #define LCCR0_IUM (1 << 5)
  118. #define LCCR0_EOFM0 (1 << 6)
  119. #define LCCR0_PAS (1 << 7)
  120. #define LCCR0_DPD (1 << 9)
  121. #define LCCR0_DIS (1 << 10)
  122. #define LCCR0_QDM (1 << 11)
  123. #define LCCR0_PDD (0xff << 12)
  124. #define LCCR0_BSM0 (1 << 20)
  125. #define LCCR0_OUM (1 << 21)
  126. #define LCCR0_LCDT (1 << 22)
  127. #define LCCR0_RDSTM (1 << 23)
  128. #define LCCR0_CMDIM (1 << 24)
  129. #define LCCR0_OUC (1 << 25)
  130. #define LCCR0_LDDALT (1 << 26)
  131. #define LCCR1_PPL(x) ((x) & 0x3ff)
  132. #define LCCR2_LPP(x) ((x) & 0x3ff)
  133. #define LCCR3_API (15 << 16)
  134. #define LCCR3_BPP(x) ((((x) >> 24) & 7) | (((x) >> 26) & 8))
  135. #define LCCR3_PDFOR(x) (((x) >> 30) & 3)
  136. #define LCCR4_K1(x) (((x) >> 0) & 7)
  137. #define LCCR4_K2(x) (((x) >> 3) & 7)
  138. #define LCCR4_K3(x) (((x) >> 6) & 7)
  139. #define LCCR4_PALFOR(x) (((x) >> 15) & 3)
  140. #define LCCR5_SOFM(ch) (1 << (ch - 1))
  141. #define LCCR5_EOFM(ch) (1 << (ch + 7))
  142. #define LCCR5_BSM(ch) (1 << (ch + 15))
  143. #define LCCR5_IUM(ch) (1 << (ch + 23))
  144. #define OVLC1_EN (1 << 31)
  145. #define CCR_CEN (1 << 31)
  146. #define FBR_BRA (1 << 0)
  147. #define FBR_BINT (1 << 1)
  148. #define FBR_SRCADDR (0xfffffff << 4)
  149. #define LCSR0_LDD (1 << 0)
  150. #define LCSR0_SOF0 (1 << 1)
  151. #define LCSR0_BER (1 << 2)
  152. #define LCSR0_ABC (1 << 3)
  153. #define LCSR0_IU0 (1 << 4)
  154. #define LCSR0_IU1 (1 << 5)
  155. #define LCSR0_OU (1 << 6)
  156. #define LCSR0_QD (1 << 7)
  157. #define LCSR0_EOF0 (1 << 8)
  158. #define LCSR0_BS0 (1 << 9)
  159. #define LCSR0_SINT (1 << 10)
  160. #define LCSR0_RDST (1 << 11)
  161. #define LCSR0_CMDINT (1 << 12)
  162. #define LCSR0_BERCH(x) (((x) & 7) << 28)
  163. #define LCSR1_SOF(ch) (1 << (ch - 1))
  164. #define LCSR1_EOF(ch) (1 << (ch + 7))
  165. #define LCSR1_BS(ch) (1 << (ch + 15))
  166. #define LCSR1_IU(ch) (1 << (ch + 23))
  167. #define LDCMD_LENGTH(x) ((x) & 0x001ffffc)
  168. #define LDCMD_EOFINT (1 << 21)
  169. #define LDCMD_SOFINT (1 << 22)
  170. #define LDCMD_PAL (1 << 26)
  171. /* Size of a pixel in the QEMU UI output surface, in bytes */
  172. #define DEST_PIXEL_WIDTH 4
  173. /* Line drawing code to handle the various possible guest pixel formats */
  174. # define SKIP_PIXEL(to) do { to += deststep; } while (0)
  175. # define COPY_PIXEL(to, from) \
  176. do { \
  177. *(uint32_t *) to = from; \
  178. SKIP_PIXEL(to); \
  179. } while (0)
  180. #if HOST_BIG_ENDIAN
  181. # define SWAP_WORDS 1
  182. #endif
  183. #define FN_2(x) FN(x + 1) FN(x)
  184. #define FN_4(x) FN_2(x + 2) FN_2(x)
  185. static void pxa2xx_draw_line2(void *opaque, uint8_t *dest, const uint8_t *src,
  186. int width, int deststep)
  187. {
  188. uint32_t *palette = opaque;
  189. uint32_t data;
  190. while (width > 0) {
  191. data = *(uint32_t *) src;
  192. #define FN(x) COPY_PIXEL(dest, palette[(data >> ((x) * 2)) & 3]);
  193. #ifdef SWAP_WORDS
  194. FN_4(12)
  195. FN_4(8)
  196. FN_4(4)
  197. FN_4(0)
  198. #else
  199. FN_4(0)
  200. FN_4(4)
  201. FN_4(8)
  202. FN_4(12)
  203. #endif
  204. #undef FN
  205. width -= 16;
  206. src += 4;
  207. }
  208. }
  209. static void pxa2xx_draw_line4(void *opaque, uint8_t *dest, const uint8_t *src,
  210. int width, int deststep)
  211. {
  212. uint32_t *palette = opaque;
  213. uint32_t data;
  214. while (width > 0) {
  215. data = *(uint32_t *) src;
  216. #define FN(x) COPY_PIXEL(dest, palette[(data >> ((x) * 4)) & 0xf]);
  217. #ifdef SWAP_WORDS
  218. FN_2(6)
  219. FN_2(4)
  220. FN_2(2)
  221. FN_2(0)
  222. #else
  223. FN_2(0)
  224. FN_2(2)
  225. FN_2(4)
  226. FN_2(6)
  227. #endif
  228. #undef FN
  229. width -= 8;
  230. src += 4;
  231. }
  232. }
  233. static void pxa2xx_draw_line8(void *opaque, uint8_t *dest, const uint8_t *src,
  234. int width, int deststep)
  235. {
  236. uint32_t *palette = opaque;
  237. uint32_t data;
  238. while (width > 0) {
  239. data = *(uint32_t *) src;
  240. #define FN(x) COPY_PIXEL(dest, palette[(data >> (x)) & 0xff]);
  241. #ifdef SWAP_WORDS
  242. FN(24)
  243. FN(16)
  244. FN(8)
  245. FN(0)
  246. #else
  247. FN(0)
  248. FN(8)
  249. FN(16)
  250. FN(24)
  251. #endif
  252. #undef FN
  253. width -= 4;
  254. src += 4;
  255. }
  256. }
  257. static void pxa2xx_draw_line16(void *opaque, uint8_t *dest, const uint8_t *src,
  258. int width, int deststep)
  259. {
  260. uint32_t data;
  261. unsigned int r, g, b;
  262. while (width > 0) {
  263. data = *(uint32_t *) src;
  264. #ifdef SWAP_WORDS
  265. data = bswap32(data);
  266. #endif
  267. b = (data & 0x1f) << 3;
  268. data >>= 5;
  269. g = (data & 0x3f) << 2;
  270. data >>= 6;
  271. r = (data & 0x1f) << 3;
  272. data >>= 5;
  273. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  274. b = (data & 0x1f) << 3;
  275. data >>= 5;
  276. g = (data & 0x3f) << 2;
  277. data >>= 6;
  278. r = (data & 0x1f) << 3;
  279. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  280. width -= 2;
  281. src += 4;
  282. }
  283. }
  284. static void pxa2xx_draw_line16t(void *opaque, uint8_t *dest, const uint8_t *src,
  285. int width, int deststep)
  286. {
  287. uint32_t data;
  288. unsigned int r, g, b;
  289. while (width > 0) {
  290. data = *(uint32_t *) src;
  291. #ifdef SWAP_WORDS
  292. data = bswap32(data);
  293. #endif
  294. b = (data & 0x1f) << 3;
  295. data >>= 5;
  296. g = (data & 0x1f) << 3;
  297. data >>= 5;
  298. r = (data & 0x1f) << 3;
  299. data >>= 5;
  300. if (data & 1) {
  301. SKIP_PIXEL(dest);
  302. } else {
  303. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  304. }
  305. data >>= 1;
  306. b = (data & 0x1f) << 3;
  307. data >>= 5;
  308. g = (data & 0x1f) << 3;
  309. data >>= 5;
  310. r = (data & 0x1f) << 3;
  311. data >>= 5;
  312. if (data & 1) {
  313. SKIP_PIXEL(dest);
  314. } else {
  315. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  316. }
  317. width -= 2;
  318. src += 4;
  319. }
  320. }
  321. static void pxa2xx_draw_line18(void *opaque, uint8_t *dest, const uint8_t *src,
  322. int width, int deststep)
  323. {
  324. uint32_t data;
  325. unsigned int r, g, b;
  326. while (width > 0) {
  327. data = *(uint32_t *) src;
  328. #ifdef SWAP_WORDS
  329. data = bswap32(data);
  330. #endif
  331. b = (data & 0x3f) << 2;
  332. data >>= 6;
  333. g = (data & 0x3f) << 2;
  334. data >>= 6;
  335. r = (data & 0x3f) << 2;
  336. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  337. width -= 1;
  338. src += 4;
  339. }
  340. }
  341. /* The wicked packed format */
  342. static void pxa2xx_draw_line18p(void *opaque, uint8_t *dest, const uint8_t *src,
  343. int width, int deststep)
  344. {
  345. uint32_t data[3];
  346. unsigned int r, g, b;
  347. while (width > 0) {
  348. data[0] = *(uint32_t *) src;
  349. src += 4;
  350. data[1] = *(uint32_t *) src;
  351. src += 4;
  352. data[2] = *(uint32_t *) src;
  353. src += 4;
  354. #ifdef SWAP_WORDS
  355. data[0] = bswap32(data[0]);
  356. data[1] = bswap32(data[1]);
  357. data[2] = bswap32(data[2]);
  358. #endif
  359. b = (data[0] & 0x3f) << 2;
  360. data[0] >>= 6;
  361. g = (data[0] & 0x3f) << 2;
  362. data[0] >>= 6;
  363. r = (data[0] & 0x3f) << 2;
  364. data[0] >>= 12;
  365. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  366. b = (data[0] & 0x3f) << 2;
  367. data[0] >>= 6;
  368. g = ((data[1] & 0xf) << 4) | (data[0] << 2);
  369. data[1] >>= 4;
  370. r = (data[1] & 0x3f) << 2;
  371. data[1] >>= 12;
  372. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  373. b = (data[1] & 0x3f) << 2;
  374. data[1] >>= 6;
  375. g = (data[1] & 0x3f) << 2;
  376. data[1] >>= 6;
  377. r = ((data[2] & 0x3) << 6) | (data[1] << 2);
  378. data[2] >>= 8;
  379. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  380. b = (data[2] & 0x3f) << 2;
  381. data[2] >>= 6;
  382. g = (data[2] & 0x3f) << 2;
  383. data[2] >>= 6;
  384. r = data[2] << 2;
  385. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  386. width -= 4;
  387. }
  388. }
  389. static void pxa2xx_draw_line19(void *opaque, uint8_t *dest, const uint8_t *src,
  390. int width, int deststep)
  391. {
  392. uint32_t data;
  393. unsigned int r, g, b;
  394. while (width > 0) {
  395. data = *(uint32_t *) src;
  396. #ifdef SWAP_WORDS
  397. data = bswap32(data);
  398. #endif
  399. b = (data & 0x3f) << 2;
  400. data >>= 6;
  401. g = (data & 0x3f) << 2;
  402. data >>= 6;
  403. r = (data & 0x3f) << 2;
  404. data >>= 6;
  405. if (data & 1) {
  406. SKIP_PIXEL(dest);
  407. } else {
  408. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  409. }
  410. width -= 1;
  411. src += 4;
  412. }
  413. }
  414. /* The wicked packed format */
  415. static void pxa2xx_draw_line19p(void *opaque, uint8_t *dest, const uint8_t *src,
  416. int width, int deststep)
  417. {
  418. uint32_t data[3];
  419. unsigned int r, g, b;
  420. while (width > 0) {
  421. data[0] = *(uint32_t *) src;
  422. src += 4;
  423. data[1] = *(uint32_t *) src;
  424. src += 4;
  425. data[2] = *(uint32_t *) src;
  426. src += 4;
  427. # ifdef SWAP_WORDS
  428. data[0] = bswap32(data[0]);
  429. data[1] = bswap32(data[1]);
  430. data[2] = bswap32(data[2]);
  431. # endif
  432. b = (data[0] & 0x3f) << 2;
  433. data[0] >>= 6;
  434. g = (data[0] & 0x3f) << 2;
  435. data[0] >>= 6;
  436. r = (data[0] & 0x3f) << 2;
  437. data[0] >>= 6;
  438. if (data[0] & 1) {
  439. SKIP_PIXEL(dest);
  440. } else {
  441. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  442. }
  443. data[0] >>= 6;
  444. b = (data[0] & 0x3f) << 2;
  445. data[0] >>= 6;
  446. g = ((data[1] & 0xf) << 4) | (data[0] << 2);
  447. data[1] >>= 4;
  448. r = (data[1] & 0x3f) << 2;
  449. data[1] >>= 6;
  450. if (data[1] & 1) {
  451. SKIP_PIXEL(dest);
  452. } else {
  453. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  454. }
  455. data[1] >>= 6;
  456. b = (data[1] & 0x3f) << 2;
  457. data[1] >>= 6;
  458. g = (data[1] & 0x3f) << 2;
  459. data[1] >>= 6;
  460. r = ((data[2] & 0x3) << 6) | (data[1] << 2);
  461. data[2] >>= 2;
  462. if (data[2] & 1) {
  463. SKIP_PIXEL(dest);
  464. } else {
  465. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  466. }
  467. data[2] >>= 6;
  468. b = (data[2] & 0x3f) << 2;
  469. data[2] >>= 6;
  470. g = (data[2] & 0x3f) << 2;
  471. data[2] >>= 6;
  472. r = data[2] << 2;
  473. data[2] >>= 6;
  474. if (data[2] & 1) {
  475. SKIP_PIXEL(dest);
  476. } else {
  477. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  478. }
  479. width -= 4;
  480. }
  481. }
  482. static void pxa2xx_draw_line24(void *opaque, uint8_t *dest, const uint8_t *src,
  483. int width, int deststep)
  484. {
  485. uint32_t data;
  486. unsigned int r, g, b;
  487. while (width > 0) {
  488. data = *(uint32_t *) src;
  489. #ifdef SWAP_WORDS
  490. data = bswap32(data);
  491. #endif
  492. b = data & 0xff;
  493. data >>= 8;
  494. g = data & 0xff;
  495. data >>= 8;
  496. r = data & 0xff;
  497. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  498. width -= 1;
  499. src += 4;
  500. }
  501. }
  502. static void pxa2xx_draw_line24t(void *opaque, uint8_t *dest, const uint8_t *src,
  503. int width, int deststep)
  504. {
  505. uint32_t data;
  506. unsigned int r, g, b;
  507. while (width > 0) {
  508. data = *(uint32_t *) src;
  509. #ifdef SWAP_WORDS
  510. data = bswap32(data);
  511. #endif
  512. b = (data & 0x7f) << 1;
  513. data >>= 7;
  514. g = data & 0xff;
  515. data >>= 8;
  516. r = data & 0xff;
  517. data >>= 8;
  518. if (data & 1) {
  519. SKIP_PIXEL(dest);
  520. } else {
  521. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  522. }
  523. width -= 1;
  524. src += 4;
  525. }
  526. }
  527. static void pxa2xx_draw_line25(void *opaque, uint8_t *dest, const uint8_t *src,
  528. int width, int deststep)
  529. {
  530. uint32_t data;
  531. unsigned int r, g, b;
  532. while (width > 0) {
  533. data = *(uint32_t *) src;
  534. #ifdef SWAP_WORDS
  535. data = bswap32(data);
  536. #endif
  537. b = data & 0xff;
  538. data >>= 8;
  539. g = data & 0xff;
  540. data >>= 8;
  541. r = data & 0xff;
  542. data >>= 8;
  543. if (data & 1) {
  544. SKIP_PIXEL(dest);
  545. } else {
  546. COPY_PIXEL(dest, rgb_to_pixel32(r, g, b));
  547. }
  548. width -= 1;
  549. src += 4;
  550. }
  551. }
  552. /* Overlay planes disabled, no transparency */
  553. static drawfn pxa2xx_draw_fn_32[16] = {
  554. [0 ... 0xf] = NULL,
  555. [pxa_lcdc_2bpp] = pxa2xx_draw_line2,
  556. [pxa_lcdc_4bpp] = pxa2xx_draw_line4,
  557. [pxa_lcdc_8bpp] = pxa2xx_draw_line8,
  558. [pxa_lcdc_16bpp] = pxa2xx_draw_line16,
  559. [pxa_lcdc_18bpp] = pxa2xx_draw_line18,
  560. [pxa_lcdc_18pbpp] = pxa2xx_draw_line18p,
  561. [pxa_lcdc_24bpp] = pxa2xx_draw_line24,
  562. };
  563. /* Overlay planes enabled, transparency used */
  564. static drawfn pxa2xx_draw_fn_32t[16] = {
  565. [0 ... 0xf] = NULL,
  566. [pxa_lcdc_4bpp] = pxa2xx_draw_line4,
  567. [pxa_lcdc_8bpp] = pxa2xx_draw_line8,
  568. [pxa_lcdc_16bpp] = pxa2xx_draw_line16t,
  569. [pxa_lcdc_19bpp] = pxa2xx_draw_line19,
  570. [pxa_lcdc_19pbpp] = pxa2xx_draw_line19p,
  571. [pxa_lcdc_24bpp] = pxa2xx_draw_line24t,
  572. [pxa_lcdc_25bpp] = pxa2xx_draw_line25,
  573. };
  574. #undef COPY_PIXEL
  575. #undef SKIP_PIXEL
  576. #ifdef SWAP_WORDS
  577. # undef SWAP_WORDS
  578. #endif
  579. /* Route internal interrupt lines to the global IC */
  580. static void pxa2xx_lcdc_int_update(PXA2xxLCDState *s)
  581. {
  582. int level = 0;
  583. level |= (s->status[0] & LCSR0_LDD) && !(s->control[0] & LCCR0_LDM);
  584. level |= (s->status[0] & LCSR0_SOF0) && !(s->control[0] & LCCR0_SOFM0);
  585. level |= (s->status[0] & LCSR0_IU0) && !(s->control[0] & LCCR0_IUM);
  586. level |= (s->status[0] & LCSR0_IU1) && !(s->control[5] & LCCR5_IUM(1));
  587. level |= (s->status[0] & LCSR0_OU) && !(s->control[0] & LCCR0_OUM);
  588. level |= (s->status[0] & LCSR0_QD) && !(s->control[0] & LCCR0_QDM);
  589. level |= (s->status[0] & LCSR0_EOF0) && !(s->control[0] & LCCR0_EOFM0);
  590. level |= (s->status[0] & LCSR0_BS0) && !(s->control[0] & LCCR0_BSM0);
  591. level |= (s->status[0] & LCSR0_RDST) && !(s->control[0] & LCCR0_RDSTM);
  592. level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM);
  593. level |= (s->status[1] & ~s->control[5]);
  594. qemu_set_irq(s->irq, !!level);
  595. s->irqlevel = level;
  596. }
  597. /* Set Branch Status interrupt high and poke associated registers */
  598. static inline void pxa2xx_dma_bs_set(PXA2xxLCDState *s, int ch)
  599. {
  600. int unmasked;
  601. if (ch == 0) {
  602. s->status[0] |= LCSR0_BS0;
  603. unmasked = !(s->control[0] & LCCR0_BSM0);
  604. } else {
  605. s->status[1] |= LCSR1_BS(ch);
  606. unmasked = !(s->control[5] & LCCR5_BSM(ch));
  607. }
  608. if (unmasked) {
  609. if (s->irqlevel)
  610. s->status[0] |= LCSR0_SINT;
  611. else
  612. s->liidr = s->dma_ch[ch].id;
  613. }
  614. }
  615. /* Set Start Of Frame Status interrupt high and poke associated registers */
  616. static inline void pxa2xx_dma_sof_set(PXA2xxLCDState *s, int ch)
  617. {
  618. int unmasked;
  619. if (!(s->dma_ch[ch].command & LDCMD_SOFINT))
  620. return;
  621. if (ch == 0) {
  622. s->status[0] |= LCSR0_SOF0;
  623. unmasked = !(s->control[0] & LCCR0_SOFM0);
  624. } else {
  625. s->status[1] |= LCSR1_SOF(ch);
  626. unmasked = !(s->control[5] & LCCR5_SOFM(ch));
  627. }
  628. if (unmasked) {
  629. if (s->irqlevel)
  630. s->status[0] |= LCSR0_SINT;
  631. else
  632. s->liidr = s->dma_ch[ch].id;
  633. }
  634. }
  635. /* Set End Of Frame Status interrupt high and poke associated registers */
  636. static inline void pxa2xx_dma_eof_set(PXA2xxLCDState *s, int ch)
  637. {
  638. int unmasked;
  639. if (!(s->dma_ch[ch].command & LDCMD_EOFINT))
  640. return;
  641. if (ch == 0) {
  642. s->status[0] |= LCSR0_EOF0;
  643. unmasked = !(s->control[0] & LCCR0_EOFM0);
  644. } else {
  645. s->status[1] |= LCSR1_EOF(ch);
  646. unmasked = !(s->control[5] & LCCR5_EOFM(ch));
  647. }
  648. if (unmasked) {
  649. if (s->irqlevel)
  650. s->status[0] |= LCSR0_SINT;
  651. else
  652. s->liidr = s->dma_ch[ch].id;
  653. }
  654. }
  655. /* Set Bus Error Status interrupt high and poke associated registers */
  656. static inline void pxa2xx_dma_ber_set(PXA2xxLCDState *s, int ch)
  657. {
  658. s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER;
  659. if (s->irqlevel)
  660. s->status[0] |= LCSR0_SINT;
  661. else
  662. s->liidr = s->dma_ch[ch].id;
  663. }
  664. /* Load new Frame Descriptors from DMA */
  665. static void pxa2xx_descriptor_load(PXA2xxLCDState *s)
  666. {
  667. PXAFrameDescriptor desc;
  668. hwaddr descptr;
  669. int i;
  670. for (i = 0; i < PXA_LCDDMA_CHANS; i ++) {
  671. s->dma_ch[i].source = 0;
  672. if (!s->dma_ch[i].up)
  673. continue;
  674. if (s->dma_ch[i].branch & FBR_BRA) {
  675. descptr = s->dma_ch[i].branch & FBR_SRCADDR;
  676. if (s->dma_ch[i].branch & FBR_BINT)
  677. pxa2xx_dma_bs_set(s, i);
  678. s->dma_ch[i].branch &= ~FBR_BRA;
  679. } else
  680. descptr = s->dma_ch[i].descriptor;
  681. if (!((descptr >= PXA2XX_SDRAM_BASE && descptr +
  682. sizeof(desc) <= PXA2XX_SDRAM_BASE + current_machine->ram_size) ||
  683. (descptr >= PXA2XX_INTERNAL_BASE && descptr + sizeof(desc) <=
  684. PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) {
  685. continue;
  686. }
  687. cpu_physical_memory_read(descptr, &desc, sizeof(desc));
  688. s->dma_ch[i].descriptor = le32_to_cpu(desc.fdaddr);
  689. s->dma_ch[i].source = le32_to_cpu(desc.fsaddr);
  690. s->dma_ch[i].id = le32_to_cpu(desc.fidr);
  691. s->dma_ch[i].command = le32_to_cpu(desc.ldcmd);
  692. }
  693. }
  694. static uint64_t pxa2xx_lcdc_read(void *opaque, hwaddr offset,
  695. unsigned size)
  696. {
  697. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  698. int ch;
  699. switch (offset) {
  700. case LCCR0:
  701. return s->control[0];
  702. case LCCR1:
  703. return s->control[1];
  704. case LCCR2:
  705. return s->control[2];
  706. case LCCR3:
  707. return s->control[3];
  708. case LCCR4:
  709. return s->control[4];
  710. case LCCR5:
  711. return s->control[5];
  712. case OVL1C1:
  713. return s->ovl1c[0];
  714. case OVL1C2:
  715. return s->ovl1c[1];
  716. case OVL2C1:
  717. return s->ovl2c[0];
  718. case OVL2C2:
  719. return s->ovl2c[1];
  720. case CCR:
  721. return s->ccr;
  722. case CMDCR:
  723. return s->cmdcr;
  724. case TRGBR:
  725. return s->trgbr;
  726. case TCR:
  727. return s->tcr;
  728. case 0x200 ... 0x1000: /* DMA per-channel registers */
  729. ch = (offset - 0x200) >> 4;
  730. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  731. goto fail;
  732. switch (offset & 0xf) {
  733. case DMA_FDADR:
  734. return s->dma_ch[ch].descriptor;
  735. case DMA_FSADR:
  736. return s->dma_ch[ch].source;
  737. case DMA_FIDR:
  738. return s->dma_ch[ch].id;
  739. case DMA_LDCMD:
  740. return s->dma_ch[ch].command;
  741. default:
  742. goto fail;
  743. }
  744. case FBR0:
  745. return s->dma_ch[0].branch;
  746. case FBR1:
  747. return s->dma_ch[1].branch;
  748. case FBR2:
  749. return s->dma_ch[2].branch;
  750. case FBR3:
  751. return s->dma_ch[3].branch;
  752. case FBR4:
  753. return s->dma_ch[4].branch;
  754. case FBR5:
  755. return s->dma_ch[5].branch;
  756. case FBR6:
  757. return s->dma_ch[6].branch;
  758. case BSCNTR:
  759. return s->bscntr;
  760. case PRSR:
  761. return 0;
  762. case LCSR0:
  763. return s->status[0];
  764. case LCSR1:
  765. return s->status[1];
  766. case LIIDR:
  767. return s->liidr;
  768. default:
  769. fail:
  770. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
  771. __func__, offset);
  772. }
  773. return 0;
  774. }
  775. static void pxa2xx_lcdc_write(void *opaque, hwaddr offset,
  776. uint64_t value, unsigned size)
  777. {
  778. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  779. int ch;
  780. switch (offset) {
  781. case LCCR0:
  782. /* ACK Quick Disable done */
  783. if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB))
  784. s->status[0] |= LCSR0_QD;
  785. if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT)) {
  786. qemu_log_mask(LOG_UNIMP,
  787. "%s: internal frame buffer unsupported\n", __func__);
  788. }
  789. if ((s->control[3] & LCCR3_API) &&
  790. (value & LCCR0_ENB) && !(value & LCCR0_LCDT))
  791. s->status[0] |= LCSR0_ABC;
  792. s->control[0] = value & 0x07ffffff;
  793. pxa2xx_lcdc_int_update(s);
  794. s->dma_ch[0].up = !!(value & LCCR0_ENB);
  795. s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS);
  796. break;
  797. case LCCR1:
  798. s->control[1] = value;
  799. break;
  800. case LCCR2:
  801. s->control[2] = value;
  802. break;
  803. case LCCR3:
  804. s->control[3] = value & 0xefffffff;
  805. s->bpp = LCCR3_BPP(value);
  806. break;
  807. case LCCR4:
  808. s->control[4] = value & 0x83ff81ff;
  809. break;
  810. case LCCR5:
  811. s->control[5] = value & 0x3f3f3f3f;
  812. break;
  813. case OVL1C1:
  814. if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN)) {
  815. qemu_log_mask(LOG_UNIMP, "%s: Overlay 1 not supported\n", __func__);
  816. }
  817. s->ovl1c[0] = value & 0x80ffffff;
  818. s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS);
  819. break;
  820. case OVL1C2:
  821. s->ovl1c[1] = value & 0x000fffff;
  822. break;
  823. case OVL2C1:
  824. if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN)) {
  825. qemu_log_mask(LOG_UNIMP, "%s: Overlay 2 not supported\n", __func__);
  826. }
  827. s->ovl2c[0] = value & 0x80ffffff;
  828. s->dma_ch[2].up = !!(value & OVLC1_EN);
  829. s->dma_ch[3].up = !!(value & OVLC1_EN);
  830. s->dma_ch[4].up = !!(value & OVLC1_EN);
  831. break;
  832. case OVL2C2:
  833. s->ovl2c[1] = value & 0x007fffff;
  834. break;
  835. case CCR:
  836. if (!(s->ccr & CCR_CEN) && (value & CCR_CEN)) {
  837. qemu_log_mask(LOG_UNIMP,
  838. "%s: Hardware cursor unimplemented\n", __func__);
  839. }
  840. s->ccr = value & 0x81ffffe7;
  841. s->dma_ch[5].up = !!(value & CCR_CEN);
  842. break;
  843. case CMDCR:
  844. s->cmdcr = value & 0xff;
  845. break;
  846. case TRGBR:
  847. s->trgbr = value & 0x00ffffff;
  848. break;
  849. case TCR:
  850. s->tcr = value & 0x7fff;
  851. break;
  852. case 0x200 ... 0x1000: /* DMA per-channel registers */
  853. ch = (offset - 0x200) >> 4;
  854. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  855. goto fail;
  856. switch (offset & 0xf) {
  857. case DMA_FDADR:
  858. s->dma_ch[ch].descriptor = value & 0xfffffff0;
  859. break;
  860. default:
  861. goto fail;
  862. }
  863. break;
  864. case FBR0:
  865. s->dma_ch[0].branch = value & 0xfffffff3;
  866. break;
  867. case FBR1:
  868. s->dma_ch[1].branch = value & 0xfffffff3;
  869. break;
  870. case FBR2:
  871. s->dma_ch[2].branch = value & 0xfffffff3;
  872. break;
  873. case FBR3:
  874. s->dma_ch[3].branch = value & 0xfffffff3;
  875. break;
  876. case FBR4:
  877. s->dma_ch[4].branch = value & 0xfffffff3;
  878. break;
  879. case FBR5:
  880. s->dma_ch[5].branch = value & 0xfffffff3;
  881. break;
  882. case FBR6:
  883. s->dma_ch[6].branch = value & 0xfffffff3;
  884. break;
  885. case BSCNTR:
  886. s->bscntr = value & 0xf;
  887. break;
  888. case PRSR:
  889. break;
  890. case LCSR0:
  891. s->status[0] &= ~(value & 0xfff);
  892. if (value & LCSR0_BER)
  893. s->status[0] &= ~LCSR0_BERCH(7);
  894. break;
  895. case LCSR1:
  896. s->status[1] &= ~(value & 0x3e3f3f);
  897. break;
  898. default:
  899. fail:
  900. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
  901. __func__, offset);
  902. }
  903. }
  904. static const MemoryRegionOps pxa2xx_lcdc_ops = {
  905. .read = pxa2xx_lcdc_read,
  906. .write = pxa2xx_lcdc_write,
  907. .endianness = DEVICE_NATIVE_ENDIAN,
  908. };
  909. /* Load new palette for a given DMA channel, convert to internal format */
  910. static void pxa2xx_palette_parse(PXA2xxLCDState *s, int ch, int bpp)
  911. {
  912. DisplaySurface *surface = qemu_console_surface(s->con);
  913. int i, n, format, r, g, b, alpha;
  914. uint32_t *dest;
  915. uint8_t *src;
  916. s->pal_for = LCCR4_PALFOR(s->control[4]);
  917. format = s->pal_for;
  918. switch (bpp) {
  919. case pxa_lcdc_2bpp:
  920. n = 4;
  921. break;
  922. case pxa_lcdc_4bpp:
  923. n = 16;
  924. break;
  925. case pxa_lcdc_8bpp:
  926. n = 256;
  927. break;
  928. default:
  929. return;
  930. }
  931. src = (uint8_t *) s->dma_ch[ch].pbuffer;
  932. dest = (uint32_t *) s->dma_ch[ch].palette;
  933. alpha = r = g = b = 0;
  934. for (i = 0; i < n; i ++) {
  935. switch (format) {
  936. case 0: /* 16 bpp, no transparency */
  937. alpha = 0;
  938. if (s->control[0] & LCCR0_CMS) {
  939. r = g = b = *(uint16_t *) src & 0xff;
  940. }
  941. else {
  942. r = (*(uint16_t *) src & 0xf800) >> 8;
  943. g = (*(uint16_t *) src & 0x07e0) >> 3;
  944. b = (*(uint16_t *) src & 0x001f) << 3;
  945. }
  946. src += 2;
  947. break;
  948. case 1: /* 16 bpp plus transparency */
  949. alpha = *(uint32_t *) src & (1 << 24);
  950. if (s->control[0] & LCCR0_CMS)
  951. r = g = b = *(uint32_t *) src & 0xff;
  952. else {
  953. r = (*(uint32_t *) src & 0xf80000) >> 16;
  954. g = (*(uint32_t *) src & 0x00fc00) >> 8;
  955. b = (*(uint32_t *) src & 0x0000f8);
  956. }
  957. src += 4;
  958. break;
  959. case 2: /* 18 bpp plus transparency */
  960. alpha = *(uint32_t *) src & (1 << 24);
  961. if (s->control[0] & LCCR0_CMS)
  962. r = g = b = *(uint32_t *) src & 0xff;
  963. else {
  964. r = (*(uint32_t *) src & 0xfc0000) >> 16;
  965. g = (*(uint32_t *) src & 0x00fc00) >> 8;
  966. b = (*(uint32_t *) src & 0x0000fc);
  967. }
  968. src += 4;
  969. break;
  970. case 3: /* 24 bpp plus transparency */
  971. alpha = *(uint32_t *) src & (1 << 24);
  972. if (s->control[0] & LCCR0_CMS)
  973. r = g = b = *(uint32_t *) src & 0xff;
  974. else {
  975. r = (*(uint32_t *) src & 0xff0000) >> 16;
  976. g = (*(uint32_t *) src & 0x00ff00) >> 8;
  977. b = (*(uint32_t *) src & 0x0000ff);
  978. }
  979. src += 4;
  980. break;
  981. }
  982. switch (surface_bits_per_pixel(surface)) {
  983. case 8:
  984. *dest = rgb_to_pixel8(r, g, b) | alpha;
  985. break;
  986. case 15:
  987. *dest = rgb_to_pixel15(r, g, b) | alpha;
  988. break;
  989. case 16:
  990. *dest = rgb_to_pixel16(r, g, b) | alpha;
  991. break;
  992. case 24:
  993. *dest = rgb_to_pixel24(r, g, b) | alpha;
  994. break;
  995. case 32:
  996. *dest = rgb_to_pixel32(r, g, b) | alpha;
  997. break;
  998. }
  999. dest ++;
  1000. }
  1001. }
  1002. static inline drawfn pxa2xx_drawfn(PXA2xxLCDState *s)
  1003. {
  1004. if (s->transp) {
  1005. return pxa2xx_draw_fn_32t[s->bpp];
  1006. } else {
  1007. return pxa2xx_draw_fn_32[s->bpp];
  1008. }
  1009. }
  1010. static void pxa2xx_lcdc_dma0_redraw_rot0(PXA2xxLCDState *s,
  1011. hwaddr addr, int *miny, int *maxy)
  1012. {
  1013. DisplaySurface *surface = qemu_console_surface(s->con);
  1014. int src_width, dest_width;
  1015. drawfn fn = pxa2xx_drawfn(s);
  1016. if (!fn)
  1017. return;
  1018. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  1019. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  1020. src_width *= 3;
  1021. else if (s->bpp > pxa_lcdc_16bpp)
  1022. src_width *= 4;
  1023. else if (s->bpp > pxa_lcdc_8bpp)
  1024. src_width *= 2;
  1025. dest_width = s->xres * DEST_PIXEL_WIDTH;
  1026. *miny = 0;
  1027. if (s->invalidated) {
  1028. framebuffer_update_memory_section(&s->fbsection, s->sysmem,
  1029. addr, s->yres, src_width);
  1030. }
  1031. framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres,
  1032. src_width, dest_width, DEST_PIXEL_WIDTH,
  1033. s->invalidated,
  1034. fn, s->dma_ch[0].palette, miny, maxy);
  1035. }
  1036. static void pxa2xx_lcdc_dma0_redraw_rot90(PXA2xxLCDState *s,
  1037. hwaddr addr, int *miny, int *maxy)
  1038. {
  1039. DisplaySurface *surface = qemu_console_surface(s->con);
  1040. int src_width, dest_width;
  1041. drawfn fn = pxa2xx_drawfn(s);
  1042. if (!fn)
  1043. return;
  1044. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  1045. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  1046. src_width *= 3;
  1047. else if (s->bpp > pxa_lcdc_16bpp)
  1048. src_width *= 4;
  1049. else if (s->bpp > pxa_lcdc_8bpp)
  1050. src_width *= 2;
  1051. dest_width = s->yres * DEST_PIXEL_WIDTH;
  1052. *miny = 0;
  1053. if (s->invalidated) {
  1054. framebuffer_update_memory_section(&s->fbsection, s->sysmem,
  1055. addr, s->yres, src_width);
  1056. }
  1057. framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres,
  1058. src_width, DEST_PIXEL_WIDTH, -dest_width,
  1059. s->invalidated,
  1060. fn, s->dma_ch[0].palette,
  1061. miny, maxy);
  1062. }
  1063. static void pxa2xx_lcdc_dma0_redraw_rot180(PXA2xxLCDState *s,
  1064. hwaddr addr, int *miny, int *maxy)
  1065. {
  1066. DisplaySurface *surface = qemu_console_surface(s->con);
  1067. int src_width, dest_width;
  1068. drawfn fn = pxa2xx_drawfn(s);
  1069. if (!fn) {
  1070. return;
  1071. }
  1072. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  1073. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
  1074. src_width *= 3;
  1075. } else if (s->bpp > pxa_lcdc_16bpp) {
  1076. src_width *= 4;
  1077. } else if (s->bpp > pxa_lcdc_8bpp) {
  1078. src_width *= 2;
  1079. }
  1080. dest_width = s->xres * DEST_PIXEL_WIDTH;
  1081. *miny = 0;
  1082. if (s->invalidated) {
  1083. framebuffer_update_memory_section(&s->fbsection, s->sysmem,
  1084. addr, s->yres, src_width);
  1085. }
  1086. framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres,
  1087. src_width, -dest_width, -DEST_PIXEL_WIDTH,
  1088. s->invalidated,
  1089. fn, s->dma_ch[0].palette, miny, maxy);
  1090. }
  1091. static void pxa2xx_lcdc_dma0_redraw_rot270(PXA2xxLCDState *s,
  1092. hwaddr addr, int *miny, int *maxy)
  1093. {
  1094. DisplaySurface *surface = qemu_console_surface(s->con);
  1095. int src_width, dest_width;
  1096. drawfn fn = pxa2xx_drawfn(s);
  1097. if (!fn) {
  1098. return;
  1099. }
  1100. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  1101. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
  1102. src_width *= 3;
  1103. } else if (s->bpp > pxa_lcdc_16bpp) {
  1104. src_width *= 4;
  1105. } else if (s->bpp > pxa_lcdc_8bpp) {
  1106. src_width *= 2;
  1107. }
  1108. dest_width = s->yres * DEST_PIXEL_WIDTH;
  1109. *miny = 0;
  1110. if (s->invalidated) {
  1111. framebuffer_update_memory_section(&s->fbsection, s->sysmem,
  1112. addr, s->yres, src_width);
  1113. }
  1114. framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres,
  1115. src_width, -DEST_PIXEL_WIDTH, dest_width,
  1116. s->invalidated,
  1117. fn, s->dma_ch[0].palette,
  1118. miny, maxy);
  1119. }
  1120. static void pxa2xx_lcdc_resize(PXA2xxLCDState *s)
  1121. {
  1122. int width, height;
  1123. if (!(s->control[0] & LCCR0_ENB))
  1124. return;
  1125. width = LCCR1_PPL(s->control[1]) + 1;
  1126. height = LCCR2_LPP(s->control[2]) + 1;
  1127. if (width != s->xres || height != s->yres) {
  1128. if (s->orientation == 90 || s->orientation == 270) {
  1129. qemu_console_resize(s->con, height, width);
  1130. } else {
  1131. qemu_console_resize(s->con, width, height);
  1132. }
  1133. s->invalidated = 1;
  1134. s->xres = width;
  1135. s->yres = height;
  1136. }
  1137. }
  1138. static void pxa2xx_update_display(void *opaque)
  1139. {
  1140. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  1141. hwaddr fbptr;
  1142. int miny, maxy;
  1143. int ch;
  1144. if (!(s->control[0] & LCCR0_ENB))
  1145. return;
  1146. pxa2xx_descriptor_load(s);
  1147. pxa2xx_lcdc_resize(s);
  1148. miny = s->yres;
  1149. maxy = 0;
  1150. s->transp = s->dma_ch[2].up || s->dma_ch[3].up;
  1151. /* Note: With overlay planes the order depends on LCCR0 bit 25. */
  1152. for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++)
  1153. if (s->dma_ch[ch].up) {
  1154. if (!s->dma_ch[ch].source) {
  1155. pxa2xx_dma_ber_set(s, ch);
  1156. continue;
  1157. }
  1158. fbptr = s->dma_ch[ch].source;
  1159. if (!((fbptr >= PXA2XX_SDRAM_BASE &&
  1160. fbptr <= PXA2XX_SDRAM_BASE + current_machine->ram_size) ||
  1161. (fbptr >= PXA2XX_INTERNAL_BASE &&
  1162. fbptr <= PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) {
  1163. pxa2xx_dma_ber_set(s, ch);
  1164. continue;
  1165. }
  1166. if (s->dma_ch[ch].command & LDCMD_PAL) {
  1167. cpu_physical_memory_read(fbptr, s->dma_ch[ch].pbuffer,
  1168. MAX(LDCMD_LENGTH(s->dma_ch[ch].command),
  1169. sizeof(s->dma_ch[ch].pbuffer)));
  1170. pxa2xx_palette_parse(s, ch, s->bpp);
  1171. } else {
  1172. /* Do we need to reparse palette */
  1173. if (LCCR4_PALFOR(s->control[4]) != s->pal_for)
  1174. pxa2xx_palette_parse(s, ch, s->bpp);
  1175. /* ACK frame start */
  1176. pxa2xx_dma_sof_set(s, ch);
  1177. s->dma_ch[ch].redraw(s, fbptr, &miny, &maxy);
  1178. s->invalidated = 0;
  1179. /* ACK frame completed */
  1180. pxa2xx_dma_eof_set(s, ch);
  1181. }
  1182. }
  1183. if (s->control[0] & LCCR0_DIS) {
  1184. /* ACK last frame completed */
  1185. s->control[0] &= ~LCCR0_ENB;
  1186. s->status[0] |= LCSR0_LDD;
  1187. }
  1188. if (miny >= 0) {
  1189. switch (s->orientation) {
  1190. case 0:
  1191. dpy_gfx_update(s->con, 0, miny, s->xres, maxy - miny + 1);
  1192. break;
  1193. case 90:
  1194. dpy_gfx_update(s->con, miny, 0, maxy - miny + 1, s->xres);
  1195. break;
  1196. case 180:
  1197. maxy = s->yres - maxy - 1;
  1198. miny = s->yres - miny - 1;
  1199. dpy_gfx_update(s->con, 0, maxy, s->xres, miny - maxy + 1);
  1200. break;
  1201. case 270:
  1202. maxy = s->yres - maxy - 1;
  1203. miny = s->yres - miny - 1;
  1204. dpy_gfx_update(s->con, maxy, 0, miny - maxy + 1, s->xres);
  1205. break;
  1206. }
  1207. }
  1208. pxa2xx_lcdc_int_update(s);
  1209. qemu_irq_raise(s->vsync_cb);
  1210. }
  1211. static void pxa2xx_invalidate_display(void *opaque)
  1212. {
  1213. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  1214. s->invalidated = 1;
  1215. }
  1216. static void pxa2xx_lcdc_orientation(void *opaque, int angle)
  1217. {
  1218. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  1219. switch (angle) {
  1220. case 0:
  1221. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot0;
  1222. break;
  1223. case 90:
  1224. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot90;
  1225. break;
  1226. case 180:
  1227. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot180;
  1228. break;
  1229. case 270:
  1230. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot270;
  1231. break;
  1232. }
  1233. s->orientation = angle;
  1234. s->xres = s->yres = -1;
  1235. pxa2xx_lcdc_resize(s);
  1236. }
  1237. static const VMStateDescription vmstate_dma_channel = {
  1238. .name = "dma_channel",
  1239. .version_id = 0,
  1240. .minimum_version_id = 0,
  1241. .fields = (VMStateField[]) {
  1242. VMSTATE_UINT32(branch, struct DMAChannel),
  1243. VMSTATE_UINT8(up, struct DMAChannel),
  1244. VMSTATE_BUFFER(pbuffer, struct DMAChannel),
  1245. VMSTATE_UINT32(descriptor, struct DMAChannel),
  1246. VMSTATE_UINT32(source, struct DMAChannel),
  1247. VMSTATE_UINT32(id, struct DMAChannel),
  1248. VMSTATE_UINT32(command, struct DMAChannel),
  1249. VMSTATE_END_OF_LIST()
  1250. }
  1251. };
  1252. static int pxa2xx_lcdc_post_load(void *opaque, int version_id)
  1253. {
  1254. PXA2xxLCDState *s = opaque;
  1255. s->bpp = LCCR3_BPP(s->control[3]);
  1256. s->xres = s->yres = s->pal_for = -1;
  1257. return 0;
  1258. }
  1259. static const VMStateDescription vmstate_pxa2xx_lcdc = {
  1260. .name = "pxa2xx_lcdc",
  1261. .version_id = 0,
  1262. .minimum_version_id = 0,
  1263. .post_load = pxa2xx_lcdc_post_load,
  1264. .fields = (VMStateField[]) {
  1265. VMSTATE_INT32(irqlevel, PXA2xxLCDState),
  1266. VMSTATE_INT32(transp, PXA2xxLCDState),
  1267. VMSTATE_UINT32_ARRAY(control, PXA2xxLCDState, 6),
  1268. VMSTATE_UINT32_ARRAY(status, PXA2xxLCDState, 2),
  1269. VMSTATE_UINT32_ARRAY(ovl1c, PXA2xxLCDState, 2),
  1270. VMSTATE_UINT32_ARRAY(ovl2c, PXA2xxLCDState, 2),
  1271. VMSTATE_UINT32(ccr, PXA2xxLCDState),
  1272. VMSTATE_UINT32(cmdcr, PXA2xxLCDState),
  1273. VMSTATE_UINT32(trgbr, PXA2xxLCDState),
  1274. VMSTATE_UINT32(tcr, PXA2xxLCDState),
  1275. VMSTATE_UINT32(liidr, PXA2xxLCDState),
  1276. VMSTATE_UINT8(bscntr, PXA2xxLCDState),
  1277. VMSTATE_STRUCT_ARRAY(dma_ch, PXA2xxLCDState, 7, 0,
  1278. vmstate_dma_channel, struct DMAChannel),
  1279. VMSTATE_END_OF_LIST()
  1280. }
  1281. };
  1282. static const GraphicHwOps pxa2xx_ops = {
  1283. .invalidate = pxa2xx_invalidate_display,
  1284. .gfx_update = pxa2xx_update_display,
  1285. };
  1286. PXA2xxLCDState *pxa2xx_lcdc_init(MemoryRegion *sysmem,
  1287. hwaddr base, qemu_irq irq)
  1288. {
  1289. PXA2xxLCDState *s;
  1290. s = g_new0(PXA2xxLCDState, 1);
  1291. s->invalidated = 1;
  1292. s->irq = irq;
  1293. s->sysmem = sysmem;
  1294. pxa2xx_lcdc_orientation(s, graphic_rotate);
  1295. memory_region_init_io(&s->iomem, NULL, &pxa2xx_lcdc_ops, s,
  1296. "pxa2xx-lcd-controller", 0x00100000);
  1297. memory_region_add_subregion(sysmem, base, &s->iomem);
  1298. s->con = graphic_console_init(NULL, 0, &pxa2xx_ops, s);
  1299. vmstate_register(NULL, 0, &vmstate_pxa2xx_lcdc, s);
  1300. return s;
  1301. }
  1302. void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler)
  1303. {
  1304. s->vsync_cb = handler;
  1305. }