ati_2d.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * QEMU ATI SVGA emulation
  3. * 2D engine functions
  4. *
  5. * Copyright (c) 2019 BALATON Zoltan
  6. *
  7. * This work is licensed under the GNU GPL license version 2 or later.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "ati_int.h"
  11. #include "ati_regs.h"
  12. #include "qemu/log.h"
  13. #include "ui/pixel_ops.h"
  14. #include "ui/console.h"
  15. /*
  16. * NOTE:
  17. * This is 2D _acceleration_ and supposed to be fast. Therefore, don't try to
  18. * reinvent the wheel (unlikely to get better with a naive implementation than
  19. * existing libraries) and avoid (poorly) reimplementing gfx primitives.
  20. * That is unnecessary and would become a performance problem. Instead, try to
  21. * map to and reuse existing optimised facilities (e.g. pixman) wherever
  22. * possible.
  23. */
  24. static int ati_bpp_from_datatype(ATIVGAState *s)
  25. {
  26. switch (s->regs.dp_datatype & 0xf) {
  27. case 2:
  28. return 8;
  29. case 3:
  30. case 4:
  31. return 16;
  32. case 5:
  33. return 24;
  34. case 6:
  35. return 32;
  36. default:
  37. qemu_log_mask(LOG_UNIMP, "Unknown dst datatype %d\n",
  38. s->regs.dp_datatype & 0xf);
  39. return 0;
  40. }
  41. }
  42. #define DEFAULT_CNTL (s->regs.dp_gui_master_cntl & GMC_DST_PITCH_OFFSET_CNTL)
  43. void ati_2d_blt(ATIVGAState *s)
  44. {
  45. /* FIXME it is probably more complex than this and may need to be */
  46. /* rewritten but for now as a start just to get some output: */
  47. DisplaySurface *ds = qemu_console_surface(s->vga.con);
  48. DPRINTF("%p %u ds: %p %d %d rop: %x\n", s->vga.vram_ptr,
  49. s->vga.vbe_start_addr, surface_data(ds), surface_stride(ds),
  50. surface_bits_per_pixel(ds),
  51. (s->regs.dp_mix & GMC_ROP3_MASK) >> 16);
  52. unsigned dst_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ?
  53. s->regs.dst_x : s->regs.dst_x + 1 - s->regs.dst_width);
  54. unsigned dst_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  55. s->regs.dst_y : s->regs.dst_y + 1 - s->regs.dst_height);
  56. int bpp = ati_bpp_from_datatype(s);
  57. if (!bpp) {
  58. qemu_log_mask(LOG_GUEST_ERROR, "Invalid bpp\n");
  59. return;
  60. }
  61. int dst_stride = DEFAULT_CNTL ? s->regs.dst_pitch : s->regs.default_pitch;
  62. if (!dst_stride) {
  63. qemu_log_mask(LOG_GUEST_ERROR, "Zero dest pitch\n");
  64. return;
  65. }
  66. uint8_t *dst_bits = s->vga.vram_ptr + (DEFAULT_CNTL ?
  67. s->regs.dst_offset : s->regs.default_offset);
  68. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  69. dst_bits += s->regs.crtc_offset & 0x07ffffff;
  70. dst_stride *= bpp;
  71. }
  72. uint8_t *end = s->vga.vram_ptr + s->vga.vram_size;
  73. if (dst_x > 0x3fff || dst_y > 0x3fff || dst_bits >= end
  74. || dst_bits + dst_x
  75. + (dst_y + s->regs.dst_height) * dst_stride >= end) {
  76. qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n");
  77. return;
  78. }
  79. DPRINTF("%d %d %d, %d %d %d, (%d,%d) -> (%d,%d) %dx%d %c %c\n",
  80. s->regs.src_offset, s->regs.dst_offset, s->regs.default_offset,
  81. s->regs.src_pitch, s->regs.dst_pitch, s->regs.default_pitch,
  82. s->regs.src_x, s->regs.src_y, dst_x, dst_y,
  83. s->regs.dst_width, s->regs.dst_height,
  84. (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ? '>' : '<'),
  85. (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ? 'v' : '^'));
  86. switch (s->regs.dp_mix & GMC_ROP3_MASK) {
  87. case ROP3_SRCCOPY:
  88. {
  89. unsigned src_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ?
  90. s->regs.src_x : s->regs.src_x + 1 - s->regs.dst_width);
  91. unsigned src_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  92. s->regs.src_y : s->regs.src_y + 1 - s->regs.dst_height);
  93. int src_stride = DEFAULT_CNTL ?
  94. s->regs.src_pitch : s->regs.default_pitch;
  95. if (!src_stride) {
  96. qemu_log_mask(LOG_GUEST_ERROR, "Zero source pitch\n");
  97. return;
  98. }
  99. uint8_t *src_bits = s->vga.vram_ptr + (DEFAULT_CNTL ?
  100. s->regs.src_offset : s->regs.default_offset);
  101. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  102. src_bits += s->regs.crtc_offset & 0x07ffffff;
  103. src_stride *= bpp;
  104. }
  105. if (src_x > 0x3fff || src_y > 0x3fff || src_bits >= end
  106. || src_bits + src_x
  107. + (src_y + s->regs.dst_height) * src_stride >= end) {
  108. qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n");
  109. return;
  110. }
  111. src_stride /= sizeof(uint32_t);
  112. dst_stride /= sizeof(uint32_t);
  113. DPRINTF("pixman_blt(%p, %p, %d, %d, %d, %d, %d, %d, %d, %d, %d, %d)\n",
  114. src_bits, dst_bits, src_stride, dst_stride, bpp, bpp,
  115. src_x, src_y, dst_x, dst_y,
  116. s->regs.dst_width, s->regs.dst_height);
  117. if (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT &&
  118. s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM) {
  119. pixman_blt((uint32_t *)src_bits, (uint32_t *)dst_bits,
  120. src_stride, dst_stride, bpp, bpp,
  121. src_x, src_y, dst_x, dst_y,
  122. s->regs.dst_width, s->regs.dst_height);
  123. } else {
  124. /* FIXME: We only really need a temporary if src and dst overlap */
  125. int llb = s->regs.dst_width * (bpp / 8);
  126. int tmp_stride = DIV_ROUND_UP(llb, sizeof(uint32_t));
  127. uint32_t *tmp = g_malloc(tmp_stride * sizeof(uint32_t) *
  128. s->regs.dst_height);
  129. pixman_blt((uint32_t *)src_bits, tmp,
  130. src_stride, tmp_stride, bpp, bpp,
  131. src_x, src_y, 0, 0,
  132. s->regs.dst_width, s->regs.dst_height);
  133. pixman_blt(tmp, (uint32_t *)dst_bits,
  134. tmp_stride, dst_stride, bpp, bpp,
  135. 0, 0, dst_x, dst_y,
  136. s->regs.dst_width, s->regs.dst_height);
  137. g_free(tmp);
  138. }
  139. if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr &&
  140. dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr +
  141. s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) {
  142. memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr +
  143. s->regs.dst_offset +
  144. dst_y * surface_stride(ds),
  145. s->regs.dst_height * surface_stride(ds));
  146. }
  147. s->regs.dst_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ?
  148. dst_x + s->regs.dst_width : dst_x);
  149. s->regs.dst_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  150. dst_y + s->regs.dst_height : dst_y);
  151. break;
  152. }
  153. case ROP3_PATCOPY:
  154. case ROP3_BLACKNESS:
  155. case ROP3_WHITENESS:
  156. {
  157. uint32_t filler = 0;
  158. switch (s->regs.dp_mix & GMC_ROP3_MASK) {
  159. case ROP3_PATCOPY:
  160. filler = s->regs.dp_brush_frgd_clr;
  161. break;
  162. case ROP3_BLACKNESS:
  163. filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[0],
  164. s->vga.palette[1], s->vga.palette[2]);
  165. break;
  166. case ROP3_WHITENESS:
  167. filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[3],
  168. s->vga.palette[4], s->vga.palette[5]);
  169. break;
  170. }
  171. dst_stride /= sizeof(uint32_t);
  172. DPRINTF("pixman_fill(%p, %d, %d, %d, %d, %d, %d, %x)\n",
  173. dst_bits, dst_stride, bpp,
  174. dst_x, dst_y,
  175. s->regs.dst_width, s->regs.dst_height,
  176. filler);
  177. pixman_fill((uint32_t *)dst_bits, dst_stride, bpp,
  178. dst_x, dst_y,
  179. s->regs.dst_width, s->regs.dst_height,
  180. filler);
  181. if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr &&
  182. dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr +
  183. s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) {
  184. memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr +
  185. s->regs.dst_offset +
  186. dst_y * surface_stride(ds),
  187. s->regs.dst_height * surface_stride(ds));
  188. }
  189. s->regs.dst_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  190. dst_y + s->regs.dst_height : dst_y);
  191. break;
  192. }
  193. default:
  194. qemu_log_mask(LOG_UNIMP, "Unimplemented ati_2d blt op %x\n",
  195. (s->regs.dp_mix & GMC_ROP3_MASK) >> 16);
  196. }
  197. }