2
0

ati.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054
  1. /*
  2. * QEMU ATI SVGA emulation
  3. *
  4. * Copyright (c) 2019 BALATON Zoltan
  5. *
  6. * This work is licensed under the GNU GPL license version 2 or later.
  7. */
  8. /*
  9. * WARNING:
  10. * This is very incomplete and only enough for Linux console and some
  11. * unaccelerated X output at the moment.
  12. * Currently it's little more than a frame buffer with minimal functions,
  13. * other more advanced features of the hardware are yet to be implemented.
  14. * We only aim for Rage 128 Pro (and some RV100) and 2D only at first,
  15. * No 3D at all yet (maybe after 2D works, but feel free to improve it)
  16. */
  17. #include "qemu/osdep.h"
  18. #include "ati_int.h"
  19. #include "ati_regs.h"
  20. #include "vga-access.h"
  21. #include "hw/qdev-properties.h"
  22. #include "vga_regs.h"
  23. #include "qemu/log.h"
  24. #include "qemu/module.h"
  25. #include "qemu/error-report.h"
  26. #include "qapi/error.h"
  27. #include "ui/console.h"
  28. #include "hw/display/i2c-ddc.h"
  29. #include "trace.h"
  30. #define ATI_DEBUG_HW_CURSOR 0
  31. static const struct {
  32. const char *name;
  33. uint16_t dev_id;
  34. } ati_model_aliases[] = {
  35. { "rage128p", PCI_DEVICE_ID_ATI_RAGE128_PF },
  36. { "rv100", PCI_DEVICE_ID_ATI_RADEON_QY },
  37. };
  38. enum { VGA_MODE, EXT_MODE };
  39. static void ati_vga_switch_mode(ATIVGAState *s)
  40. {
  41. DPRINTF("%d -> %d\n",
  42. s->mode, !!(s->regs.crtc_gen_cntl & CRTC2_EXT_DISP_EN));
  43. if (s->regs.crtc_gen_cntl & CRTC2_EXT_DISP_EN) {
  44. /* Extended mode enabled */
  45. s->mode = EXT_MODE;
  46. if (s->regs.crtc_gen_cntl & CRTC2_EN) {
  47. /* CRT controller enabled, use CRTC values */
  48. /* FIXME Should these be the same as VGA CRTC regs? */
  49. uint32_t offs = s->regs.crtc_offset & 0x07ffffff;
  50. int stride = (s->regs.crtc_pitch & 0x7ff) * 8;
  51. int bpp = 0;
  52. int h, v;
  53. if (s->regs.crtc_h_total_disp == 0) {
  54. s->regs.crtc_h_total_disp = ((640 / 8) - 1) << 16;
  55. }
  56. if (s->regs.crtc_v_total_disp == 0) {
  57. s->regs.crtc_v_total_disp = (480 - 1) << 16;
  58. }
  59. h = ((s->regs.crtc_h_total_disp >> 16) + 1) * 8;
  60. v = (s->regs.crtc_v_total_disp >> 16) + 1;
  61. switch (s->regs.crtc_gen_cntl & CRTC_PIX_WIDTH_MASK) {
  62. case CRTC_PIX_WIDTH_4BPP:
  63. bpp = 4;
  64. break;
  65. case CRTC_PIX_WIDTH_8BPP:
  66. bpp = 8;
  67. break;
  68. case CRTC_PIX_WIDTH_15BPP:
  69. bpp = 15;
  70. break;
  71. case CRTC_PIX_WIDTH_16BPP:
  72. bpp = 16;
  73. break;
  74. case CRTC_PIX_WIDTH_24BPP:
  75. bpp = 24;
  76. break;
  77. case CRTC_PIX_WIDTH_32BPP:
  78. bpp = 32;
  79. break;
  80. default:
  81. qemu_log_mask(LOG_UNIMP, "Unsupported bpp value\n");
  82. return;
  83. }
  84. DPRINTF("Switching to %dx%d %d %d @ %x\n", h, v, stride, bpp, offs);
  85. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_ENABLE);
  86. vbe_ioport_write_data(&s->vga, 0, VBE_DISPI_DISABLED);
  87. s->vga.big_endian_fb = (s->regs.config_cntl & APER_0_ENDIAN ||
  88. s->regs.config_cntl & APER_1_ENDIAN ?
  89. true : false);
  90. /* reset VBE regs then set up mode */
  91. s->vga.vbe_regs[VBE_DISPI_INDEX_XRES] = h;
  92. s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] = v;
  93. s->vga.vbe_regs[VBE_DISPI_INDEX_BPP] = bpp;
  94. /* enable mode via ioport so it updates vga regs */
  95. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_ENABLE);
  96. vbe_ioport_write_data(&s->vga, 0, VBE_DISPI_ENABLED |
  97. VBE_DISPI_LFB_ENABLED | VBE_DISPI_NOCLEARMEM |
  98. (s->regs.dac_cntl & DAC_8BIT_EN ? VBE_DISPI_8BIT_DAC : 0));
  99. /* now set offset and stride after enable as that resets these */
  100. if (stride) {
  101. int bypp = DIV_ROUND_UP(bpp, BITS_PER_BYTE);
  102. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_VIRT_WIDTH);
  103. vbe_ioport_write_data(&s->vga, 0, stride);
  104. stride *= bypp;
  105. if (offs % stride) {
  106. DPRINTF("CRTC offset is not multiple of pitch\n");
  107. vbe_ioport_write_index(&s->vga, 0,
  108. VBE_DISPI_INDEX_X_OFFSET);
  109. vbe_ioport_write_data(&s->vga, 0, offs % stride / bypp);
  110. }
  111. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_Y_OFFSET);
  112. vbe_ioport_write_data(&s->vga, 0, offs / stride);
  113. DPRINTF("VBE offset (%d,%d), vbe_start_addr=%x\n",
  114. s->vga.vbe_regs[VBE_DISPI_INDEX_X_OFFSET],
  115. s->vga.vbe_regs[VBE_DISPI_INDEX_Y_OFFSET],
  116. s->vga.vbe_start_addr);
  117. }
  118. }
  119. } else {
  120. /* VGA mode enabled */
  121. s->mode = VGA_MODE;
  122. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_ENABLE);
  123. vbe_ioport_write_data(&s->vga, 0, VBE_DISPI_DISABLED);
  124. }
  125. }
  126. /* Used by host side hardware cursor */
  127. static void ati_cursor_define(ATIVGAState *s)
  128. {
  129. uint8_t data[1024];
  130. uint32_t srcoff;
  131. int i, j, idx = 0;
  132. if ((s->regs.cur_offset & BIT(31)) || s->cursor_guest_mode) {
  133. return; /* Do not update cursor if locked or rendered by guest */
  134. }
  135. /* FIXME handle cur_hv_offs correctly */
  136. srcoff = s->regs.cur_offset -
  137. (s->regs.cur_hv_offs >> 16) - (s->regs.cur_hv_offs & 0xffff) * 16;
  138. for (i = 0; i < 64; i++) {
  139. for (j = 0; j < 8; j++, idx++) {
  140. data[idx] = vga_read_byte(&s->vga, srcoff + i * 16 + j);
  141. data[512 + idx] = vga_read_byte(&s->vga, srcoff + i * 16 + j + 8);
  142. }
  143. }
  144. if (!s->cursor) {
  145. s->cursor = cursor_alloc(64, 64);
  146. }
  147. cursor_set_mono(s->cursor, s->regs.cur_color1, s->regs.cur_color0,
  148. &data[512], 1, &data[0]);
  149. dpy_cursor_define(s->vga.con, s->cursor);
  150. }
  151. /* Alternatively support guest rendered hardware cursor */
  152. static void ati_cursor_invalidate(VGACommonState *vga)
  153. {
  154. ATIVGAState *s = container_of(vga, ATIVGAState, vga);
  155. int size = (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) ? 64 : 0;
  156. if (s->regs.cur_offset & BIT(31)) {
  157. return; /* Do not update cursor if locked */
  158. }
  159. if (s->cursor_size != size ||
  160. vga->hw_cursor_x != s->regs.cur_hv_pos >> 16 ||
  161. vga->hw_cursor_y != (s->regs.cur_hv_pos & 0xffff) ||
  162. s->cursor_offset != s->regs.cur_offset - (s->regs.cur_hv_offs >> 16) -
  163. (s->regs.cur_hv_offs & 0xffff) * 16) {
  164. /* Remove old cursor then update and show new one if needed */
  165. vga_invalidate_scanlines(vga, vga->hw_cursor_y, vga->hw_cursor_y + 63);
  166. vga->hw_cursor_x = s->regs.cur_hv_pos >> 16;
  167. vga->hw_cursor_y = s->regs.cur_hv_pos & 0xffff;
  168. s->cursor_offset = s->regs.cur_offset - (s->regs.cur_hv_offs >> 16) -
  169. (s->regs.cur_hv_offs & 0xffff) * 16;
  170. s->cursor_size = size;
  171. if (size) {
  172. vga_invalidate_scanlines(vga,
  173. vga->hw_cursor_y, vga->hw_cursor_y + 63);
  174. }
  175. }
  176. }
  177. static void ati_cursor_draw_line(VGACommonState *vga, uint8_t *d, int scr_y)
  178. {
  179. ATIVGAState *s = container_of(vga, ATIVGAState, vga);
  180. uint32_t srcoff;
  181. uint32_t *dp = (uint32_t *)d;
  182. int i, j, h;
  183. if (!(s->regs.crtc_gen_cntl & CRTC2_CUR_EN) ||
  184. scr_y < vga->hw_cursor_y || scr_y >= vga->hw_cursor_y + 64 ||
  185. scr_y > s->regs.crtc_v_total_disp >> 16) {
  186. return;
  187. }
  188. /* FIXME handle cur_hv_offs correctly */
  189. srcoff = s->cursor_offset + (scr_y - vga->hw_cursor_y) * 16;
  190. dp = &dp[vga->hw_cursor_x];
  191. h = ((s->regs.crtc_h_total_disp >> 16) + 1) * 8;
  192. for (i = 0; i < 8; i++) {
  193. uint32_t color;
  194. uint8_t abits = vga_read_byte(vga, srcoff + i);
  195. uint8_t xbits = vga_read_byte(vga, srcoff + i + 8);
  196. for (j = 0; j < 8; j++, abits <<= 1, xbits <<= 1) {
  197. if (abits & BIT(7)) {
  198. if (xbits & BIT(7)) {
  199. color = dp[i * 8 + j] ^ 0xffffffff; /* complement */
  200. } else {
  201. continue; /* transparent, no change */
  202. }
  203. } else {
  204. color = (xbits & BIT(7) ? s->regs.cur_color1 :
  205. s->regs.cur_color0) | 0xff000000;
  206. }
  207. if (vga->hw_cursor_x + i * 8 + j >= h) {
  208. return; /* end of screen, don't span to next line */
  209. }
  210. dp[i * 8 + j] = color;
  211. }
  212. }
  213. }
  214. static uint64_t ati_i2c(bitbang_i2c_interface *i2c, uint64_t data, int base)
  215. {
  216. bool c = (data & BIT(base + 17) ? !!(data & BIT(base + 1)) : 1);
  217. bool d = (data & BIT(base + 16) ? !!(data & BIT(base)) : 1);
  218. bitbang_i2c_set(i2c, BITBANG_I2C_SCL, c);
  219. d = bitbang_i2c_set(i2c, BITBANG_I2C_SDA, d);
  220. data &= ~0xf00ULL;
  221. if (c) {
  222. data |= BIT(base + 9);
  223. }
  224. if (d) {
  225. data |= BIT(base + 8);
  226. }
  227. return data;
  228. }
  229. static void ati_vga_update_irq(ATIVGAState *s)
  230. {
  231. pci_set_irq(&s->dev, !!(s->regs.gen_int_status & s->regs.gen_int_cntl));
  232. }
  233. static void ati_vga_vblank_irq(void *opaque)
  234. {
  235. ATIVGAState *s = opaque;
  236. timer_mod(&s->vblank_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
  237. NANOSECONDS_PER_SECOND / 60);
  238. s->regs.gen_int_status |= CRTC_VBLANK_INT;
  239. ati_vga_update_irq(s);
  240. }
  241. static inline uint64_t ati_reg_read_offs(uint32_t reg, int offs,
  242. unsigned int size)
  243. {
  244. if (offs == 0 && size == 4) {
  245. return reg;
  246. } else {
  247. return extract32(reg, offs * BITS_PER_BYTE, size * BITS_PER_BYTE);
  248. }
  249. }
  250. static uint64_t ati_mm_read(void *opaque, hwaddr addr, unsigned int size)
  251. {
  252. ATIVGAState *s = opaque;
  253. uint64_t val = 0;
  254. switch (addr) {
  255. case MM_INDEX:
  256. val = s->regs.mm_index;
  257. break;
  258. case MM_DATA ... MM_DATA + 3:
  259. /* indexed access to regs or memory */
  260. if (s->regs.mm_index & BIT(31)) {
  261. uint32_t idx = s->regs.mm_index & ~BIT(31);
  262. if (idx <= s->vga.vram_size - size) {
  263. val = ldn_le_p(s->vga.vram_ptr + idx, size);
  264. }
  265. } else if (s->regs.mm_index > MM_DATA + 3) {
  266. val = ati_mm_read(s, s->regs.mm_index + addr - MM_DATA, size);
  267. } else {
  268. qemu_log_mask(LOG_GUEST_ERROR,
  269. "ati_mm_read: mm_index too small: %u\n", s->regs.mm_index);
  270. }
  271. break;
  272. case BIOS_0_SCRATCH ... BUS_CNTL - 1:
  273. {
  274. int i = (addr - BIOS_0_SCRATCH) / 4;
  275. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF && i > 3) {
  276. break;
  277. }
  278. val = ati_reg_read_offs(s->regs.bios_scratch[i],
  279. addr - (BIOS_0_SCRATCH + i * 4), size);
  280. break;
  281. }
  282. case GEN_INT_CNTL:
  283. val = s->regs.gen_int_cntl;
  284. break;
  285. case GEN_INT_STATUS:
  286. val = s->regs.gen_int_status;
  287. break;
  288. case CRTC_GEN_CNTL ... CRTC_GEN_CNTL + 3:
  289. val = ati_reg_read_offs(s->regs.crtc_gen_cntl,
  290. addr - CRTC_GEN_CNTL, size);
  291. break;
  292. case CRTC_EXT_CNTL ... CRTC_EXT_CNTL + 3:
  293. val = ati_reg_read_offs(s->regs.crtc_ext_cntl,
  294. addr - CRTC_EXT_CNTL, size);
  295. break;
  296. case DAC_CNTL:
  297. val = s->regs.dac_cntl;
  298. break;
  299. case GPIO_VGA_DDC:
  300. val = s->regs.gpio_vga_ddc;
  301. break;
  302. case GPIO_DVI_DDC:
  303. val = s->regs.gpio_dvi_ddc;
  304. break;
  305. case GPIO_MONID ... GPIO_MONID + 3:
  306. val = ati_reg_read_offs(s->regs.gpio_monid,
  307. addr - GPIO_MONID, size);
  308. break;
  309. case PALETTE_INDEX:
  310. /* FIXME unaligned access */
  311. val = vga_ioport_read(&s->vga, VGA_PEL_IR) << 16;
  312. val |= vga_ioport_read(&s->vga, VGA_PEL_IW) & 0xff;
  313. break;
  314. case PALETTE_DATA:
  315. val = vga_ioport_read(&s->vga, VGA_PEL_D);
  316. break;
  317. case CNFG_CNTL:
  318. val = s->regs.config_cntl;
  319. break;
  320. case CNFG_MEMSIZE:
  321. val = s->vga.vram_size;
  322. break;
  323. case CONFIG_APER_0_BASE:
  324. case CONFIG_APER_1_BASE:
  325. val = pci_default_read_config(&s->dev,
  326. PCI_BASE_ADDRESS_0, size) & 0xfffffff0;
  327. break;
  328. case CONFIG_APER_SIZE:
  329. val = s->vga.vram_size;
  330. break;
  331. case CONFIG_REG_1_BASE:
  332. val = pci_default_read_config(&s->dev,
  333. PCI_BASE_ADDRESS_2, size) & 0xfffffff0;
  334. break;
  335. case CONFIG_REG_APER_SIZE:
  336. val = memory_region_size(&s->mm);
  337. break;
  338. case MC_STATUS:
  339. val = 5;
  340. break;
  341. case MEM_SDRAM_MODE_REG:
  342. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  343. val = BIT(28) | BIT(20);
  344. }
  345. break;
  346. case RBBM_STATUS:
  347. case GUI_STAT:
  348. val = 64; /* free CMDFIFO entries */
  349. break;
  350. case CRTC_H_TOTAL_DISP:
  351. val = s->regs.crtc_h_total_disp;
  352. break;
  353. case CRTC_H_SYNC_STRT_WID:
  354. val = s->regs.crtc_h_sync_strt_wid;
  355. break;
  356. case CRTC_V_TOTAL_DISP:
  357. val = s->regs.crtc_v_total_disp;
  358. break;
  359. case CRTC_V_SYNC_STRT_WID:
  360. val = s->regs.crtc_v_sync_strt_wid;
  361. break;
  362. case CRTC_OFFSET:
  363. val = s->regs.crtc_offset;
  364. break;
  365. case CRTC_OFFSET_CNTL:
  366. val = s->regs.crtc_offset_cntl;
  367. break;
  368. case CRTC_PITCH:
  369. val = s->regs.crtc_pitch;
  370. break;
  371. case 0xf00 ... 0xfff:
  372. val = pci_default_read_config(&s->dev, addr - 0xf00, size);
  373. break;
  374. case CUR_OFFSET ... CUR_OFFSET + 3:
  375. val = ati_reg_read_offs(s->regs.cur_offset, addr - CUR_OFFSET, size);
  376. break;
  377. case CUR_HORZ_VERT_POSN ... CUR_HORZ_VERT_POSN + 3:
  378. val = ati_reg_read_offs(s->regs.cur_hv_pos,
  379. addr - CUR_HORZ_VERT_POSN, size);
  380. if (addr + size > CUR_HORZ_VERT_POSN + 3) {
  381. val |= (s->regs.cur_offset & BIT(31)) >> (4 - size);
  382. }
  383. break;
  384. case CUR_HORZ_VERT_OFF ... CUR_HORZ_VERT_OFF + 3:
  385. val = ati_reg_read_offs(s->regs.cur_hv_offs,
  386. addr - CUR_HORZ_VERT_OFF, size);
  387. if (addr + size > CUR_HORZ_VERT_OFF + 3) {
  388. val |= (s->regs.cur_offset & BIT(31)) >> (4 - size);
  389. }
  390. break;
  391. case CUR_CLR0 ... CUR_CLR0 + 3:
  392. val = ati_reg_read_offs(s->regs.cur_color0, addr - CUR_CLR0, size);
  393. break;
  394. case CUR_CLR1 ... CUR_CLR1 + 3:
  395. val = ati_reg_read_offs(s->regs.cur_color1, addr - CUR_CLR1, size);
  396. break;
  397. case DST_OFFSET:
  398. val = s->regs.dst_offset;
  399. break;
  400. case DST_PITCH:
  401. val = s->regs.dst_pitch;
  402. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  403. val &= s->regs.dst_tile << 16;
  404. }
  405. break;
  406. case DST_WIDTH:
  407. val = s->regs.dst_width;
  408. break;
  409. case DST_HEIGHT:
  410. val = s->regs.dst_height;
  411. break;
  412. case SRC_X:
  413. val = s->regs.src_x;
  414. break;
  415. case SRC_Y:
  416. val = s->regs.src_y;
  417. break;
  418. case DST_X:
  419. val = s->regs.dst_x;
  420. break;
  421. case DST_Y:
  422. val = s->regs.dst_y;
  423. break;
  424. case DP_GUI_MASTER_CNTL:
  425. val = s->regs.dp_gui_master_cntl;
  426. break;
  427. case SRC_OFFSET:
  428. val = s->regs.src_offset;
  429. break;
  430. case SRC_PITCH:
  431. val = s->regs.src_pitch;
  432. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  433. val &= s->regs.src_tile << 16;
  434. }
  435. break;
  436. case DP_BRUSH_BKGD_CLR:
  437. val = s->regs.dp_brush_bkgd_clr;
  438. break;
  439. case DP_BRUSH_FRGD_CLR:
  440. val = s->regs.dp_brush_frgd_clr;
  441. break;
  442. case DP_SRC_FRGD_CLR:
  443. val = s->regs.dp_src_frgd_clr;
  444. break;
  445. case DP_SRC_BKGD_CLR:
  446. val = s->regs.dp_src_bkgd_clr;
  447. break;
  448. case DP_CNTL:
  449. val = s->regs.dp_cntl;
  450. break;
  451. case DP_DATATYPE:
  452. val = s->regs.dp_datatype;
  453. break;
  454. case DP_MIX:
  455. val = s->regs.dp_mix;
  456. break;
  457. case DP_WRITE_MASK:
  458. val = s->regs.dp_write_mask;
  459. break;
  460. case DEFAULT_OFFSET:
  461. val = s->regs.default_offset;
  462. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  463. val >>= 10;
  464. val |= s->regs.default_pitch << 16;
  465. val |= s->regs.default_tile << 30;
  466. }
  467. break;
  468. case DEFAULT_PITCH:
  469. val = s->regs.default_pitch;
  470. val |= s->regs.default_tile << 16;
  471. break;
  472. case DEFAULT_SC_BOTTOM_RIGHT:
  473. val = s->regs.default_sc_bottom_right;
  474. break;
  475. default:
  476. break;
  477. }
  478. if (addr < CUR_OFFSET || addr > CUR_CLR1 || ATI_DEBUG_HW_CURSOR) {
  479. trace_ati_mm_read(size, addr, ati_reg_name(addr & ~3ULL), val);
  480. }
  481. return val;
  482. }
  483. static inline void ati_reg_write_offs(uint32_t *reg, int offs,
  484. uint64_t data, unsigned int size)
  485. {
  486. if (offs == 0 && size == 4) {
  487. *reg = data;
  488. } else {
  489. *reg = deposit32(*reg, offs * BITS_PER_BYTE, size * BITS_PER_BYTE,
  490. data);
  491. }
  492. }
  493. static void ati_mm_write(void *opaque, hwaddr addr,
  494. uint64_t data, unsigned int size)
  495. {
  496. ATIVGAState *s = opaque;
  497. if (addr < CUR_OFFSET || addr > CUR_CLR1 || ATI_DEBUG_HW_CURSOR) {
  498. trace_ati_mm_write(size, addr, ati_reg_name(addr & ~3ULL), data);
  499. }
  500. switch (addr) {
  501. case MM_INDEX:
  502. s->regs.mm_index = data & ~3;
  503. break;
  504. case MM_DATA ... MM_DATA + 3:
  505. /* indexed access to regs or memory */
  506. if (s->regs.mm_index & BIT(31)) {
  507. uint32_t idx = s->regs.mm_index & ~BIT(31);
  508. if (idx <= s->vga.vram_size - size) {
  509. stn_le_p(s->vga.vram_ptr + idx, size, data);
  510. }
  511. } else if (s->regs.mm_index > MM_DATA + 3) {
  512. ati_mm_write(s, s->regs.mm_index + addr - MM_DATA, data, size);
  513. } else {
  514. qemu_log_mask(LOG_GUEST_ERROR,
  515. "ati_mm_write: mm_index too small: %u\n", s->regs.mm_index);
  516. }
  517. break;
  518. case BIOS_0_SCRATCH ... BUS_CNTL - 1:
  519. {
  520. int i = (addr - BIOS_0_SCRATCH) / 4;
  521. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF && i > 3) {
  522. break;
  523. }
  524. ati_reg_write_offs(&s->regs.bios_scratch[i],
  525. addr - (BIOS_0_SCRATCH + i * 4), data, size);
  526. break;
  527. }
  528. case GEN_INT_CNTL:
  529. s->regs.gen_int_cntl = data;
  530. if (data & CRTC_VBLANK_INT) {
  531. ati_vga_vblank_irq(s);
  532. } else {
  533. timer_del(&s->vblank_timer);
  534. ati_vga_update_irq(s);
  535. }
  536. break;
  537. case GEN_INT_STATUS:
  538. data &= (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF ?
  539. 0x000f040fUL : 0xfc080effUL);
  540. s->regs.gen_int_status &= ~data;
  541. ati_vga_update_irq(s);
  542. break;
  543. case CRTC_GEN_CNTL ... CRTC_GEN_CNTL + 3:
  544. {
  545. uint32_t val = s->regs.crtc_gen_cntl;
  546. ati_reg_write_offs(&s->regs.crtc_gen_cntl,
  547. addr - CRTC_GEN_CNTL, data, size);
  548. if ((val & CRTC2_CUR_EN) != (s->regs.crtc_gen_cntl & CRTC2_CUR_EN)) {
  549. if (s->cursor_guest_mode) {
  550. s->vga.force_shadow = !!(s->regs.crtc_gen_cntl & CRTC2_CUR_EN);
  551. } else {
  552. if (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) {
  553. ati_cursor_define(s);
  554. }
  555. dpy_mouse_set(s->vga.con, s->regs.cur_hv_pos >> 16,
  556. s->regs.cur_hv_pos & 0xffff,
  557. (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) != 0);
  558. }
  559. }
  560. if ((val & (CRTC2_EXT_DISP_EN | CRTC2_EN)) !=
  561. (s->regs.crtc_gen_cntl & (CRTC2_EXT_DISP_EN | CRTC2_EN))) {
  562. ati_vga_switch_mode(s);
  563. }
  564. break;
  565. }
  566. case CRTC_EXT_CNTL ... CRTC_EXT_CNTL + 3:
  567. {
  568. uint32_t val = s->regs.crtc_ext_cntl;
  569. ati_reg_write_offs(&s->regs.crtc_ext_cntl,
  570. addr - CRTC_EXT_CNTL, data, size);
  571. if (s->regs.crtc_ext_cntl & CRT_CRTC_DISPLAY_DIS) {
  572. DPRINTF("Display disabled\n");
  573. s->vga.ar_index &= ~BIT(5);
  574. } else {
  575. DPRINTF("Display enabled\n");
  576. s->vga.ar_index |= BIT(5);
  577. ati_vga_switch_mode(s);
  578. }
  579. if ((val & CRT_CRTC_DISPLAY_DIS) !=
  580. (s->regs.crtc_ext_cntl & CRT_CRTC_DISPLAY_DIS)) {
  581. ati_vga_switch_mode(s);
  582. }
  583. break;
  584. }
  585. case DAC_CNTL:
  586. s->regs.dac_cntl = data & 0xffffe3ff;
  587. s->vga.dac_8bit = !!(data & DAC_8BIT_EN);
  588. break;
  589. case GPIO_VGA_DDC:
  590. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  591. /* FIXME: Maybe add a property to select VGA or DVI port? */
  592. }
  593. break;
  594. case GPIO_DVI_DDC:
  595. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  596. s->regs.gpio_dvi_ddc = ati_i2c(&s->bbi2c, data, 0);
  597. }
  598. break;
  599. case GPIO_MONID ... GPIO_MONID + 3:
  600. /* FIXME What does Radeon have here? */
  601. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  602. ati_reg_write_offs(&s->regs.gpio_monid,
  603. addr - GPIO_MONID, data, size);
  604. /*
  605. * Rage128p accesses DDC used to get EDID via these bits.
  606. * Because some drivers access this via multiple byte writes
  607. * we have to be careful when we send bits to avoid spurious
  608. * changes in bitbang_i2c state. So only do it when mask is set
  609. * and either the enable bits are changed or output bits changed
  610. * while enabled.
  611. */
  612. if ((s->regs.gpio_monid & BIT(25)) &&
  613. ((addr <= GPIO_MONID + 2 && addr + size > GPIO_MONID + 2) ||
  614. (addr == GPIO_MONID && (s->regs.gpio_monid & 0x60000)))) {
  615. s->regs.gpio_monid = ati_i2c(&s->bbi2c, s->regs.gpio_monid, 1);
  616. }
  617. }
  618. break;
  619. case PALETTE_INDEX ... PALETTE_INDEX + 3:
  620. if (size == 4) {
  621. vga_ioport_write(&s->vga, VGA_PEL_IR, (data >> 16) & 0xff);
  622. vga_ioport_write(&s->vga, VGA_PEL_IW, data & 0xff);
  623. } else {
  624. if (addr == PALETTE_INDEX) {
  625. vga_ioport_write(&s->vga, VGA_PEL_IW, data & 0xff);
  626. } else {
  627. vga_ioport_write(&s->vga, VGA_PEL_IR, data & 0xff);
  628. }
  629. }
  630. break;
  631. case PALETTE_DATA ... PALETTE_DATA + 3:
  632. data <<= addr - PALETTE_DATA;
  633. data = bswap32(data) >> 8;
  634. vga_ioport_write(&s->vga, VGA_PEL_D, data & 0xff);
  635. data >>= 8;
  636. vga_ioport_write(&s->vga, VGA_PEL_D, data & 0xff);
  637. data >>= 8;
  638. vga_ioport_write(&s->vga, VGA_PEL_D, data & 0xff);
  639. break;
  640. case CNFG_CNTL:
  641. s->regs.config_cntl = data;
  642. break;
  643. case CRTC_H_TOTAL_DISP:
  644. s->regs.crtc_h_total_disp = data & 0x07ff07ff;
  645. break;
  646. case CRTC_H_SYNC_STRT_WID:
  647. s->regs.crtc_h_sync_strt_wid = data & 0x17bf1fff;
  648. break;
  649. case CRTC_V_TOTAL_DISP:
  650. s->regs.crtc_v_total_disp = data & 0x0fff0fff;
  651. break;
  652. case CRTC_V_SYNC_STRT_WID:
  653. s->regs.crtc_v_sync_strt_wid = data & 0x9f0fff;
  654. break;
  655. case CRTC_OFFSET:
  656. s->regs.crtc_offset = data & 0xc7ffffff;
  657. break;
  658. case CRTC_OFFSET_CNTL:
  659. s->regs.crtc_offset_cntl = data; /* FIXME */
  660. break;
  661. case CRTC_PITCH:
  662. s->regs.crtc_pitch = data & 0x07ff07ff;
  663. break;
  664. case 0xf00 ... 0xfff:
  665. /* read-only copy of PCI config space so ignore writes */
  666. break;
  667. case CUR_OFFSET ... CUR_OFFSET + 3:
  668. {
  669. uint32_t t = s->regs.cur_offset;
  670. ati_reg_write_offs(&t, addr - CUR_OFFSET, data, size);
  671. t &= 0x87fffff0;
  672. if (s->regs.cur_offset != t) {
  673. s->regs.cur_offset = t;
  674. ati_cursor_define(s);
  675. }
  676. break;
  677. }
  678. case CUR_HORZ_VERT_POSN ... CUR_HORZ_VERT_POSN + 3:
  679. {
  680. uint32_t t = s->regs.cur_hv_pos | (s->regs.cur_offset & BIT(31));
  681. ati_reg_write_offs(&t, addr - CUR_HORZ_VERT_POSN, data, size);
  682. s->regs.cur_hv_pos = t & 0x3fff0fff;
  683. if (t & BIT(31)) {
  684. s->regs.cur_offset |= t & BIT(31);
  685. } else if (s->regs.cur_offset & BIT(31)) {
  686. s->regs.cur_offset &= ~BIT(31);
  687. ati_cursor_define(s);
  688. }
  689. if (!s->cursor_guest_mode &&
  690. (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) && !(t & BIT(31))) {
  691. dpy_mouse_set(s->vga.con, s->regs.cur_hv_pos >> 16,
  692. s->regs.cur_hv_pos & 0xffff, 1);
  693. }
  694. break;
  695. }
  696. case CUR_HORZ_VERT_OFF:
  697. {
  698. uint32_t t = s->regs.cur_hv_offs | (s->regs.cur_offset & BIT(31));
  699. ati_reg_write_offs(&t, addr - CUR_HORZ_VERT_OFF, data, size);
  700. s->regs.cur_hv_offs = t & 0x3f003f;
  701. if (t & BIT(31)) {
  702. s->regs.cur_offset |= t & BIT(31);
  703. } else if (s->regs.cur_offset & BIT(31)) {
  704. s->regs.cur_offset &= ~BIT(31);
  705. ati_cursor_define(s);
  706. }
  707. break;
  708. }
  709. case CUR_CLR0 ... CUR_CLR0 + 3:
  710. {
  711. uint32_t t = s->regs.cur_color0;
  712. ati_reg_write_offs(&t, addr - CUR_CLR0, data, size);
  713. t &= 0xffffff;
  714. if (s->regs.cur_color0 != t) {
  715. s->regs.cur_color0 = t;
  716. ati_cursor_define(s);
  717. }
  718. break;
  719. }
  720. case CUR_CLR1 ... CUR_CLR1 + 3:
  721. /*
  722. * Update cursor unconditionally here because some clients set up
  723. * other registers before actually writing cursor data to memory at
  724. * offset so we would miss cursor change unless always updating here
  725. */
  726. ati_reg_write_offs(&s->regs.cur_color1, addr - CUR_CLR1, data, size);
  727. s->regs.cur_color1 &= 0xffffff;
  728. ati_cursor_define(s);
  729. break;
  730. case DST_OFFSET:
  731. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  732. s->regs.dst_offset = data & 0xfffffff0;
  733. } else {
  734. s->regs.dst_offset = data & 0xfffffc00;
  735. }
  736. break;
  737. case DST_PITCH:
  738. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  739. s->regs.dst_pitch = data & 0x3fff;
  740. s->regs.dst_tile = (data >> 16) & 1;
  741. } else {
  742. s->regs.dst_pitch = data & 0x3ff0;
  743. }
  744. break;
  745. case DST_TILE:
  746. if (s->dev_id == PCI_DEVICE_ID_ATI_RADEON_QY) {
  747. s->regs.dst_tile = data & 3;
  748. }
  749. break;
  750. case DST_WIDTH:
  751. s->regs.dst_width = data & 0x3fff;
  752. ati_2d_blt(s);
  753. break;
  754. case DST_HEIGHT:
  755. s->regs.dst_height = data & 0x3fff;
  756. break;
  757. case SRC_X:
  758. s->regs.src_x = data & 0x3fff;
  759. break;
  760. case SRC_Y:
  761. s->regs.src_y = data & 0x3fff;
  762. break;
  763. case DST_X:
  764. s->regs.dst_x = data & 0x3fff;
  765. break;
  766. case DST_Y:
  767. s->regs.dst_y = data & 0x3fff;
  768. break;
  769. case SRC_PITCH_OFFSET:
  770. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  771. s->regs.src_offset = (data & 0x1fffff) << 5;
  772. s->regs.src_pitch = (data & 0x7fe00000) >> 21;
  773. s->regs.src_tile = data >> 31;
  774. } else {
  775. s->regs.src_offset = (data & 0x3fffff) << 10;
  776. s->regs.src_pitch = (data & 0x3fc00000) >> 16;
  777. s->regs.src_tile = (data >> 30) & 1;
  778. }
  779. break;
  780. case DST_PITCH_OFFSET:
  781. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  782. s->regs.dst_offset = (data & 0x1fffff) << 5;
  783. s->regs.dst_pitch = (data & 0x7fe00000) >> 21;
  784. s->regs.dst_tile = data >> 31;
  785. } else {
  786. s->regs.dst_offset = (data & 0x3fffff) << 10;
  787. s->regs.dst_pitch = (data & 0x3fc00000) >> 16;
  788. s->regs.dst_tile = data >> 30;
  789. }
  790. break;
  791. case SRC_Y_X:
  792. s->regs.src_x = data & 0x3fff;
  793. s->regs.src_y = (data >> 16) & 0x3fff;
  794. break;
  795. case DST_Y_X:
  796. s->regs.dst_x = data & 0x3fff;
  797. s->regs.dst_y = (data >> 16) & 0x3fff;
  798. break;
  799. case DST_HEIGHT_WIDTH:
  800. s->regs.dst_width = data & 0x3fff;
  801. s->regs.dst_height = (data >> 16) & 0x3fff;
  802. ati_2d_blt(s);
  803. break;
  804. case DP_GUI_MASTER_CNTL:
  805. s->regs.dp_gui_master_cntl = data & 0xf800000f;
  806. s->regs.dp_datatype = (data & 0x0f00) >> 8 | (data & 0x30f0) << 4 |
  807. (data & 0x4000) << 16;
  808. s->regs.dp_mix = (data & GMC_ROP3_MASK) | (data & 0x7000000) >> 16;
  809. break;
  810. case DST_WIDTH_X:
  811. s->regs.dst_x = data & 0x3fff;
  812. s->regs.dst_width = (data >> 16) & 0x3fff;
  813. ati_2d_blt(s);
  814. break;
  815. case SRC_X_Y:
  816. s->regs.src_y = data & 0x3fff;
  817. s->regs.src_x = (data >> 16) & 0x3fff;
  818. break;
  819. case DST_X_Y:
  820. s->regs.dst_y = data & 0x3fff;
  821. s->regs.dst_x = (data >> 16) & 0x3fff;
  822. break;
  823. case DST_WIDTH_HEIGHT:
  824. s->regs.dst_height = data & 0x3fff;
  825. s->regs.dst_width = (data >> 16) & 0x3fff;
  826. ati_2d_blt(s);
  827. break;
  828. case DST_HEIGHT_Y:
  829. s->regs.dst_y = data & 0x3fff;
  830. s->regs.dst_height = (data >> 16) & 0x3fff;
  831. break;
  832. case SRC_OFFSET:
  833. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  834. s->regs.src_offset = data & 0xfffffff0;
  835. } else {
  836. s->regs.src_offset = data & 0xfffffc00;
  837. }
  838. break;
  839. case SRC_PITCH:
  840. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  841. s->regs.src_pitch = data & 0x3fff;
  842. s->regs.src_tile = (data >> 16) & 1;
  843. } else {
  844. s->regs.src_pitch = data & 0x3ff0;
  845. }
  846. break;
  847. case DP_BRUSH_BKGD_CLR:
  848. s->regs.dp_brush_bkgd_clr = data;
  849. break;
  850. case DP_BRUSH_FRGD_CLR:
  851. s->regs.dp_brush_frgd_clr = data;
  852. break;
  853. case DP_CNTL:
  854. s->regs.dp_cntl = data;
  855. break;
  856. case DP_DATATYPE:
  857. s->regs.dp_datatype = data & 0xe0070f0f;
  858. break;
  859. case DP_MIX:
  860. s->regs.dp_mix = data & 0x00ff0700;
  861. break;
  862. case DP_WRITE_MASK:
  863. s->regs.dp_write_mask = data;
  864. break;
  865. case DEFAULT_OFFSET:
  866. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  867. s->regs.default_offset = data & 0xfffffff0;
  868. } else {
  869. /* Radeon has DEFAULT_PITCH_OFFSET here like DST_PITCH_OFFSET */
  870. s->regs.default_offset = (data & 0x3fffff) << 10;
  871. s->regs.default_pitch = (data & 0x3fc00000) >> 16;
  872. s->regs.default_tile = data >> 30;
  873. }
  874. break;
  875. case DEFAULT_PITCH:
  876. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  877. s->regs.default_pitch = data & 0x3fff;
  878. s->regs.default_tile = (data >> 16) & 1;
  879. }
  880. break;
  881. case DEFAULT_SC_BOTTOM_RIGHT:
  882. s->regs.default_sc_bottom_right = data & 0x3fff3fff;
  883. break;
  884. default:
  885. break;
  886. }
  887. }
  888. static const MemoryRegionOps ati_mm_ops = {
  889. .read = ati_mm_read,
  890. .write = ati_mm_write,
  891. .endianness = DEVICE_LITTLE_ENDIAN,
  892. };
  893. static void ati_vga_realize(PCIDevice *dev, Error **errp)
  894. {
  895. ATIVGAState *s = ATI_VGA(dev);
  896. VGACommonState *vga = &s->vga;
  897. if (s->model) {
  898. int i;
  899. for (i = 0; i < ARRAY_SIZE(ati_model_aliases); i++) {
  900. if (!strcmp(s->model, ati_model_aliases[i].name)) {
  901. s->dev_id = ati_model_aliases[i].dev_id;
  902. break;
  903. }
  904. }
  905. if (i >= ARRAY_SIZE(ati_model_aliases)) {
  906. warn_report("Unknown ATI VGA model name, "
  907. "using default rage128p");
  908. }
  909. }
  910. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF &&
  911. s->dev_id != PCI_DEVICE_ID_ATI_RADEON_QY) {
  912. error_setg(errp, "Unknown ATI VGA device id, "
  913. "only 0x5046 and 0x5159 are supported");
  914. return;
  915. }
  916. pci_set_word(dev->config + PCI_DEVICE_ID, s->dev_id);
  917. if (s->dev_id == PCI_DEVICE_ID_ATI_RADEON_QY &&
  918. s->vga.vram_size_mb < 16) {
  919. warn_report("Too small video memory for device id");
  920. s->vga.vram_size_mb = 16;
  921. }
  922. /* init vga bits */
  923. if (!vga_common_init(vga, OBJECT(s), errp)) {
  924. return;
  925. }
  926. vga_init(vga, OBJECT(s), pci_address_space(dev),
  927. pci_address_space_io(dev), true);
  928. vga->con = graphic_console_init(DEVICE(s), 0, s->vga.hw_ops, &s->vga);
  929. if (s->cursor_guest_mode) {
  930. vga->cursor_invalidate = ati_cursor_invalidate;
  931. vga->cursor_draw_line = ati_cursor_draw_line;
  932. }
  933. /* ddc, edid */
  934. I2CBus *i2cbus = i2c_init_bus(DEVICE(s), "ati-vga.ddc");
  935. bitbang_i2c_init(&s->bbi2c, i2cbus);
  936. I2CSlave *i2cddc = I2C_SLAVE(qdev_new(TYPE_I2CDDC));
  937. i2c_slave_set_address(i2cddc, 0x50);
  938. qdev_realize_and_unref(DEVICE(i2cddc), BUS(i2cbus), &error_abort);
  939. /* mmio register space */
  940. memory_region_init_io(&s->mm, OBJECT(s), &ati_mm_ops, s,
  941. "ati.mmregs", 0x4000);
  942. /* io space is alias to beginning of mmregs */
  943. memory_region_init_alias(&s->io, OBJECT(s), "ati.io", &s->mm, 0, 0x100);
  944. pci_register_bar(dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &vga->vram);
  945. pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->io);
  946. pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->mm);
  947. /* most interrupts are not yet emulated but MacOS needs at least VBlank */
  948. dev->config[PCI_INTERRUPT_PIN] = 1;
  949. timer_init_ns(&s->vblank_timer, QEMU_CLOCK_VIRTUAL, ati_vga_vblank_irq, s);
  950. }
  951. static void ati_vga_reset(DeviceState *dev)
  952. {
  953. ATIVGAState *s = ATI_VGA(dev);
  954. timer_del(&s->vblank_timer);
  955. ati_vga_update_irq(s);
  956. /* reset vga */
  957. vga_common_reset(&s->vga);
  958. s->mode = VGA_MODE;
  959. }
  960. static void ati_vga_exit(PCIDevice *dev)
  961. {
  962. ATIVGAState *s = ATI_VGA(dev);
  963. timer_del(&s->vblank_timer);
  964. graphic_console_close(s->vga.con);
  965. }
  966. static Property ati_vga_properties[] = {
  967. DEFINE_PROP_UINT32("vgamem_mb", ATIVGAState, vga.vram_size_mb, 16),
  968. DEFINE_PROP_STRING("model", ATIVGAState, model),
  969. DEFINE_PROP_UINT16("x-device-id", ATIVGAState, dev_id,
  970. PCI_DEVICE_ID_ATI_RAGE128_PF),
  971. DEFINE_PROP_BOOL("guest_hwcursor", ATIVGAState, cursor_guest_mode, false),
  972. DEFINE_PROP_END_OF_LIST()
  973. };
  974. static void ati_vga_class_init(ObjectClass *klass, void *data)
  975. {
  976. DeviceClass *dc = DEVICE_CLASS(klass);
  977. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  978. dc->reset = ati_vga_reset;
  979. device_class_set_props(dc, ati_vga_properties);
  980. dc->hotpluggable = false;
  981. set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
  982. k->class_id = PCI_CLASS_DISPLAY_VGA;
  983. k->vendor_id = PCI_VENDOR_ID_ATI;
  984. k->device_id = PCI_DEVICE_ID_ATI_RAGE128_PF;
  985. k->romfile = "vgabios-ati.bin";
  986. k->realize = ati_vga_realize;
  987. k->exit = ati_vga_exit;
  988. }
  989. static const TypeInfo ati_vga_info = {
  990. .name = TYPE_ATI_VGA,
  991. .parent = TYPE_PCI_DEVICE,
  992. .instance_size = sizeof(ATIVGAState),
  993. .class_init = ati_vga_class_init,
  994. .interfaces = (InterfaceInfo[]) {
  995. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  996. { },
  997. },
  998. };
  999. static void ati_vga_register_types(void)
  1000. {
  1001. type_register_static(&ati_vga_info);
  1002. }
  1003. type_init(ati_vga_register_types)