tcg-target.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Tiny Code Generator for QEMU
  3. *
  4. * Copyright (c) 2008-2009 Arnaud Patard <arnaud.patard@rtp-net.org>
  5. * Copyright (c) 2009 Aurelien Jarno <aurelien@aurel32.net>
  6. * Based on i386/tcg-target.c - Copyright (c) 2008 Fabrice Bellard
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #ifndef MIPS_TCG_TARGET_H
  27. #define MIPS_TCG_TARGET_H
  28. #if _MIPS_SIM == _ABIO32
  29. # define TCG_TARGET_REG_BITS 32
  30. #elif _MIPS_SIM == _ABIN32 || _MIPS_SIM == _ABI64
  31. # define TCG_TARGET_REG_BITS 64
  32. #else
  33. # error "Unknown ABI"
  34. #endif
  35. #define TCG_TARGET_INSN_UNIT_SIZE 4
  36. #define TCG_TARGET_TLB_DISPLACEMENT_BITS 16
  37. #define TCG_TARGET_NB_REGS 32
  38. #define MAX_CODE_GEN_BUFFER_SIZE ((size_t)-1)
  39. typedef enum {
  40. TCG_REG_ZERO = 0,
  41. TCG_REG_AT,
  42. TCG_REG_V0,
  43. TCG_REG_V1,
  44. TCG_REG_A0,
  45. TCG_REG_A1,
  46. TCG_REG_A2,
  47. TCG_REG_A3,
  48. TCG_REG_T0,
  49. TCG_REG_T1,
  50. TCG_REG_T2,
  51. TCG_REG_T3,
  52. TCG_REG_T4,
  53. TCG_REG_T5,
  54. TCG_REG_T6,
  55. TCG_REG_T7,
  56. TCG_REG_S0,
  57. TCG_REG_S1,
  58. TCG_REG_S2,
  59. TCG_REG_S3,
  60. TCG_REG_S4,
  61. TCG_REG_S5,
  62. TCG_REG_S6,
  63. TCG_REG_S7,
  64. TCG_REG_T8,
  65. TCG_REG_T9,
  66. TCG_REG_K0,
  67. TCG_REG_K1,
  68. TCG_REG_GP,
  69. TCG_REG_SP,
  70. TCG_REG_S8,
  71. TCG_REG_RA,
  72. TCG_REG_CALL_STACK = TCG_REG_SP,
  73. TCG_AREG0 = TCG_REG_S0,
  74. } TCGReg;
  75. /* used for function call generation */
  76. #define TCG_TARGET_STACK_ALIGN 16
  77. #if _MIPS_SIM == _ABIO32
  78. # define TCG_TARGET_CALL_STACK_OFFSET 16
  79. # define TCG_TARGET_CALL_ARG_I64 TCG_CALL_ARG_EVEN
  80. # define TCG_TARGET_CALL_RET_I128 TCG_CALL_RET_BY_REF
  81. #else
  82. # define TCG_TARGET_CALL_STACK_OFFSET 0
  83. # define TCG_TARGET_CALL_ARG_I64 TCG_CALL_ARG_NORMAL
  84. # define TCG_TARGET_CALL_RET_I128 TCG_CALL_RET_NORMAL
  85. #endif
  86. #define TCG_TARGET_CALL_ARG_I32 TCG_CALL_ARG_NORMAL
  87. #define TCG_TARGET_CALL_ARG_I128 TCG_CALL_ARG_EVEN
  88. /* MOVN/MOVZ instructions detection */
  89. #if (defined(__mips_isa_rev) && (__mips_isa_rev >= 1)) || \
  90. defined(_MIPS_ARCH_LOONGSON2E) || defined(_MIPS_ARCH_LOONGSON2F) || \
  91. defined(_MIPS_ARCH_MIPS4)
  92. #define use_movnz_instructions 1
  93. #else
  94. extern bool use_movnz_instructions;
  95. #endif
  96. /* MIPS32 instruction set detection */
  97. #if defined(__mips_isa_rev) && (__mips_isa_rev >= 1)
  98. #define use_mips32_instructions 1
  99. #else
  100. extern bool use_mips32_instructions;
  101. #endif
  102. /* MIPS32R2 instruction set detection */
  103. #if defined(__mips_isa_rev) && (__mips_isa_rev >= 2)
  104. #define use_mips32r2_instructions 1
  105. #else
  106. extern bool use_mips32r2_instructions;
  107. #endif
  108. /* MIPS32R6 instruction set detection */
  109. #if defined(__mips_isa_rev) && (__mips_isa_rev >= 6)
  110. #define use_mips32r6_instructions 1
  111. #else
  112. #define use_mips32r6_instructions 0
  113. #endif
  114. /* optional instructions */
  115. #define TCG_TARGET_HAS_div_i32 1
  116. #define TCG_TARGET_HAS_rem_i32 1
  117. #define TCG_TARGET_HAS_not_i32 1
  118. #define TCG_TARGET_HAS_nor_i32 1
  119. #define TCG_TARGET_HAS_andc_i32 0
  120. #define TCG_TARGET_HAS_orc_i32 0
  121. #define TCG_TARGET_HAS_eqv_i32 0
  122. #define TCG_TARGET_HAS_nand_i32 0
  123. #define TCG_TARGET_HAS_mulu2_i32 (!use_mips32r6_instructions)
  124. #define TCG_TARGET_HAS_muls2_i32 (!use_mips32r6_instructions)
  125. #define TCG_TARGET_HAS_muluh_i32 1
  126. #define TCG_TARGET_HAS_mulsh_i32 1
  127. #define TCG_TARGET_HAS_bswap32_i32 1
  128. #if TCG_TARGET_REG_BITS == 64
  129. #define TCG_TARGET_HAS_add2_i32 0
  130. #define TCG_TARGET_HAS_sub2_i32 0
  131. #define TCG_TARGET_HAS_extrl_i64_i32 1
  132. #define TCG_TARGET_HAS_extrh_i64_i32 1
  133. #define TCG_TARGET_HAS_div_i64 1
  134. #define TCG_TARGET_HAS_rem_i64 1
  135. #define TCG_TARGET_HAS_not_i64 1
  136. #define TCG_TARGET_HAS_nor_i64 1
  137. #define TCG_TARGET_HAS_andc_i64 0
  138. #define TCG_TARGET_HAS_orc_i64 0
  139. #define TCG_TARGET_HAS_eqv_i64 0
  140. #define TCG_TARGET_HAS_nand_i64 0
  141. #define TCG_TARGET_HAS_add2_i64 0
  142. #define TCG_TARGET_HAS_sub2_i64 0
  143. #define TCG_TARGET_HAS_mulu2_i64 (!use_mips32r6_instructions)
  144. #define TCG_TARGET_HAS_muls2_i64 (!use_mips32r6_instructions)
  145. #define TCG_TARGET_HAS_muluh_i64 1
  146. #define TCG_TARGET_HAS_mulsh_i64 1
  147. #define TCG_TARGET_HAS_ext32s_i64 1
  148. #define TCG_TARGET_HAS_ext32u_i64 1
  149. #endif
  150. /* optional instructions detected at runtime */
  151. #define TCG_TARGET_HAS_movcond_i32 use_movnz_instructions
  152. #define TCG_TARGET_HAS_bswap16_i32 use_mips32r2_instructions
  153. #define TCG_TARGET_HAS_deposit_i32 use_mips32r2_instructions
  154. #define TCG_TARGET_HAS_extract_i32 use_mips32r2_instructions
  155. #define TCG_TARGET_HAS_sextract_i32 0
  156. #define TCG_TARGET_HAS_extract2_i32 0
  157. #define TCG_TARGET_HAS_ext8s_i32 use_mips32r2_instructions
  158. #define TCG_TARGET_HAS_ext16s_i32 use_mips32r2_instructions
  159. #define TCG_TARGET_HAS_rot_i32 use_mips32r2_instructions
  160. #define TCG_TARGET_HAS_clz_i32 use_mips32r2_instructions
  161. #define TCG_TARGET_HAS_ctz_i32 0
  162. #define TCG_TARGET_HAS_ctpop_i32 0
  163. #define TCG_TARGET_HAS_qemu_st8_i32 0
  164. #if TCG_TARGET_REG_BITS == 64
  165. #define TCG_TARGET_HAS_movcond_i64 use_movnz_instructions
  166. #define TCG_TARGET_HAS_bswap16_i64 use_mips32r2_instructions
  167. #define TCG_TARGET_HAS_bswap32_i64 use_mips32r2_instructions
  168. #define TCG_TARGET_HAS_bswap64_i64 use_mips32r2_instructions
  169. #define TCG_TARGET_HAS_deposit_i64 use_mips32r2_instructions
  170. #define TCG_TARGET_HAS_extract_i64 use_mips32r2_instructions
  171. #define TCG_TARGET_HAS_sextract_i64 0
  172. #define TCG_TARGET_HAS_extract2_i64 0
  173. #define TCG_TARGET_HAS_ext8s_i64 use_mips32r2_instructions
  174. #define TCG_TARGET_HAS_ext16s_i64 use_mips32r2_instructions
  175. #define TCG_TARGET_HAS_rot_i64 use_mips32r2_instructions
  176. #define TCG_TARGET_HAS_clz_i64 use_mips32r2_instructions
  177. #define TCG_TARGET_HAS_ctz_i64 0
  178. #define TCG_TARGET_HAS_ctpop_i64 0
  179. #endif
  180. /* optional instructions automatically implemented */
  181. #define TCG_TARGET_HAS_neg_i32 0 /* sub rd, zero, rt */
  182. #define TCG_TARGET_HAS_ext8u_i32 0 /* andi rt, rs, 0xff */
  183. #define TCG_TARGET_HAS_ext16u_i32 0 /* andi rt, rs, 0xffff */
  184. #if TCG_TARGET_REG_BITS == 64
  185. #define TCG_TARGET_HAS_neg_i64 0 /* sub rd, zero, rt */
  186. #define TCG_TARGET_HAS_ext8u_i64 0 /* andi rt, rs, 0xff */
  187. #define TCG_TARGET_HAS_ext16u_i64 0 /* andi rt, rs, 0xffff */
  188. #endif
  189. #define TCG_TARGET_DEFAULT_MO (0)
  190. #define TCG_TARGET_HAS_MEMORY_BSWAP 1
  191. #define TCG_TARGET_NEED_LDST_LABELS
  192. #endif