2
0

max34451.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * Maxim MAX34451 PMBus 16-Channel V/I monitor and 12-Channel Sequencer/Marginer
  3. *
  4. * Copyright 2021 Google LLC
  5. *
  6. * SPDX-License-Identifier: GPL-2.0-or-later
  7. */
  8. #include "qemu/osdep.h"
  9. #include "hw/i2c/pmbus_device.h"
  10. #include "hw/irq.h"
  11. #include "migration/vmstate.h"
  12. #include "qapi/error.h"
  13. #include "qapi/visitor.h"
  14. #include "qemu/log.h"
  15. #include "qemu/module.h"
  16. #define TYPE_MAX34451 "max34451"
  17. #define MAX34451(obj) OBJECT_CHECK(MAX34451State, (obj), TYPE_MAX34451)
  18. #define MAX34451_MFR_MODE 0xD1
  19. #define MAX34451_MFR_PSEN_CONFIG 0xD2
  20. #define MAX34451_MFR_VOUT_PEAK 0xD4
  21. #define MAX34451_MFR_IOUT_PEAK 0xD5
  22. #define MAX34451_MFR_TEMPERATURE_PEAK 0xD6
  23. #define MAX34451_MFR_VOUT_MIN 0xD7
  24. #define MAX34451_MFR_NV_LOG_CONFIG 0xD8
  25. #define MAX34451_MFR_FAULT_RESPONSE 0xD9
  26. #define MAX34451_MFR_FAULT_RETRY 0xDA
  27. #define MAX34451_MFR_NV_FAULT_LOG 0xDC
  28. #define MAX34451_MFR_TIME_COUNT 0xDD
  29. #define MAX34451_MFR_MARGIN_CONFIG 0xDF
  30. #define MAX34451_MFR_FW_SERIAL 0xE0
  31. #define MAX34451_MFR_IOUT_AVG 0xE2
  32. #define MAX34451_MFR_CHANNEL_CONFIG 0xE4
  33. #define MAX34451_MFR_TON_SEQ_MAX 0xE6
  34. #define MAX34451_MFR_PWM_CONFIG 0xE7
  35. #define MAX34451_MFR_SEQ_CONFIG 0xE8
  36. #define MAX34451_MFR_STORE_ALL 0xEE
  37. #define MAX34451_MFR_RESTORE_ALL 0xEF
  38. #define MAX34451_MFR_TEMP_SENSOR_CONFIG 0xF0
  39. #define MAX34451_MFR_STORE_SINGLE 0xFC
  40. #define MAX34451_MFR_CRC 0xFE
  41. #define MAX34451_NUM_MARGINED_PSU 12
  42. #define MAX34451_NUM_PWR_DEVICES 16
  43. #define MAX34451_NUM_TEMP_DEVICES 5
  44. #define MAX34451_NUM_PAGES 21
  45. #define DEFAULT_OP_ON 0x80
  46. #define DEFAULT_CAPABILITY 0x20
  47. #define DEFAULT_ON_OFF_CONFIG 0x1a
  48. #define DEFAULT_VOUT_MODE 0x40
  49. #define DEFAULT_TEMPERATURE 2500
  50. #define DEFAULT_SCALE 0x7FFF
  51. #define DEFAULT_OV_LIMIT 0x7FFF
  52. #define DEFAULT_OC_LIMIT 0x7FFF
  53. #define DEFAULT_OT_LIMIT 0x7FFF
  54. #define DEFAULT_VMIN 0x7FFF
  55. #define DEFAULT_TON_FAULT_LIMIT 0xFFFF
  56. #define DEFAULT_CHANNEL_CONFIG 0x20
  57. #define DEFAULT_TEXT 0x3130313031303130
  58. /**
  59. * MAX34451State:
  60. * @code: The command code received
  61. * @page: Each page corresponds to a device monitored by the Max 34451
  62. * The page register determines the available commands depending on device
  63. ___________________________________________________________________________
  64. | 0 | Power supply monitored by RS0, controlled by PSEN0, and |
  65. | | margined with PWM0. |
  66. |_______|___________________________________________________________________|
  67. | 1 | Power supply monitored by RS1, controlled by PSEN1, and |
  68. | | margined with PWM1. |
  69. |_______|___________________________________________________________________|
  70. | 2 | Power supply monitored by RS2, controlled by PSEN2, and |
  71. | | margined with PWM2. |
  72. |_______|___________________________________________________________________|
  73. | 3 | Power supply monitored by RS3, controlled by PSEN3, and |
  74. | | margined with PWM3. |
  75. |_______|___________________________________________________________________|
  76. | 4 | Power supply monitored by RS4, controlled by PSEN4, and |
  77. | | margined with PWM4. |
  78. |_______|___________________________________________________________________|
  79. | 5 | Power supply monitored by RS5, controlled by PSEN5, and |
  80. | | margined with PWM5. |
  81. |_______|___________________________________________________________________|
  82. | 6 | Power supply monitored by RS6, controlled by PSEN6, and |
  83. | | margined with PWM6. |
  84. |_______|___________________________________________________________________|
  85. | 7 | Power supply monitored by RS7, controlled by PSEN7, and |
  86. | | margined with PWM7. |
  87. |_______|___________________________________________________________________|
  88. | 8 | Power supply monitored by RS8, controlled by PSEN8, and |
  89. | | optionally margined by OUT0 of external DS4424 at I2C address A0h.|
  90. |_______|___________________________________________________________________|
  91. | 9 | Power supply monitored by RS9, controlled by PSEN9, and |
  92. | | optionally margined by OUT1 of external DS4424 at I2C address A0h.|
  93. |_______|___________________________________________________________________|
  94. | 10 | Power supply monitored by RS10, controlled by PSEN10, and |
  95. | | optionally margined by OUT2 of external DS4424 at I2C address A0h.|
  96. |_______|___________________________________________________________________|
  97. | 11 | Power supply monitored by RS11, controlled by PSEN11, and |
  98. | | optionally margined by OUT3 of external DS4424 at I2C address A0h.|
  99. |_______|___________________________________________________________________|
  100. | 12 | ADC channel 12 (monitors voltage or current) or GPI. |
  101. |_______|___________________________________________________________________|
  102. | 13 | ADC channel 13 (monitors voltage or current) or GPI. |
  103. |_______|___________________________________________________________________|
  104. | 14 | ADC channel 14 (monitors voltage or current) or GPI. |
  105. |_______|___________________________________________________________________|
  106. | 15 | ADC channel 15 (monitors voltage or current) or GPI. |
  107. |_______|___________________________________________________________________|
  108. | 16 | Internal temperature sensor. |
  109. |_______|___________________________________________________________________|
  110. | 17 | External DS75LV temperature sensor with I2C address 90h. |
  111. |_______|___________________________________________________________________|
  112. | 18 | External DS75LV temperature sensor with I2C address 92h. |
  113. |_______|___________________________________________________________________|
  114. | 19 | External DS75LV temperature sensor with I2C address 94h. |
  115. |_______|___________________________________________________________________|
  116. | 20 | External DS75LV temperature sensor with I2C address 96h. |
  117. |_______|___________________________________________________________________|
  118. | 21=E2=80=93254| Reserved. |
  119. |_______|___________________________________________________________________|
  120. | 255 | Applies to all pages. |
  121. |_______|___________________________________________________________________|
  122. *
  123. * @operation: Turn on and off power supplies
  124. * @on_off_config: Configure the power supply on and off transition behaviour
  125. * @write_protect: protect against changes to the device's memory
  126. * @vout_margin_high: the voltage when OPERATION is set to margin high
  127. * @vout_margin_low: the voltage when OPERATION is set to margin low
  128. * @vout_scale: scale ADC reading to actual device reading if different
  129. * @iout_cal_gain: set ratio of the voltage at the ADC input to sensed current
  130. */
  131. typedef struct MAX34451State {
  132. PMBusDevice parent;
  133. uint16_t power_good_on[MAX34451_NUM_PWR_DEVICES];
  134. uint16_t power_good_off[MAX34451_NUM_PWR_DEVICES];
  135. uint16_t ton_delay[MAX34451_NUM_MARGINED_PSU];
  136. uint16_t ton_max_fault_limit[MAX34451_NUM_MARGINED_PSU];
  137. uint16_t toff_delay[MAX34451_NUM_MARGINED_PSU];
  138. uint8_t status_mfr_specific[MAX34451_NUM_PWR_DEVICES];
  139. /* Manufacturer specific function */
  140. uint64_t mfr_location;
  141. uint64_t mfr_date;
  142. uint64_t mfr_serial;
  143. uint16_t mfr_mode;
  144. uint32_t psen_config[MAX34451_NUM_MARGINED_PSU];
  145. uint16_t vout_peak[MAX34451_NUM_PWR_DEVICES];
  146. uint16_t iout_peak[MAX34451_NUM_PWR_DEVICES];
  147. uint16_t temperature_peak[MAX34451_NUM_TEMP_DEVICES];
  148. uint16_t vout_min[MAX34451_NUM_PWR_DEVICES];
  149. uint16_t nv_log_config;
  150. uint32_t fault_response[MAX34451_NUM_PWR_DEVICES];
  151. uint16_t fault_retry;
  152. uint32_t fault_log;
  153. uint32_t time_count;
  154. uint16_t margin_config[MAX34451_NUM_MARGINED_PSU];
  155. uint16_t fw_serial;
  156. uint16_t iout_avg[MAX34451_NUM_PWR_DEVICES];
  157. uint16_t channel_config[MAX34451_NUM_PWR_DEVICES];
  158. uint16_t ton_seq_max[MAX34451_NUM_MARGINED_PSU];
  159. uint32_t pwm_config[MAX34451_NUM_MARGINED_PSU];
  160. uint32_t seq_config[MAX34451_NUM_MARGINED_PSU];
  161. uint16_t temp_sensor_config[MAX34451_NUM_TEMP_DEVICES];
  162. uint16_t store_single;
  163. uint16_t crc;
  164. } MAX34451State;
  165. static void max34451_check_limits(MAX34451State *s)
  166. {
  167. PMBusDevice *pmdev = PMBUS_DEVICE(s);
  168. pmbus_check_limits(pmdev);
  169. for (int i = 0; i < MAX34451_NUM_PWR_DEVICES; i++) {
  170. if (pmdev->pages[i].read_vout == 0) { /* PSU disabled */
  171. continue;
  172. }
  173. if (pmdev->pages[i].read_vout > s->vout_peak[i]) {
  174. s->vout_peak[i] = pmdev->pages[i].read_vout;
  175. }
  176. if (pmdev->pages[i].read_vout < s->vout_min[i]) {
  177. s->vout_min[i] = pmdev->pages[i].read_vout;
  178. }
  179. if (pmdev->pages[i].read_iout > s->iout_peak[i]) {
  180. s->iout_peak[i] = pmdev->pages[i].read_iout;
  181. }
  182. }
  183. for (int i = 0; i < MAX34451_NUM_TEMP_DEVICES; i++) {
  184. if (pmdev->pages[i + 16].read_temperature_1 > s->temperature_peak[i]) {
  185. s->temperature_peak[i] = pmdev->pages[i + 16].read_temperature_1;
  186. }
  187. }
  188. }
  189. static uint8_t max34451_read_byte(PMBusDevice *pmdev)
  190. {
  191. MAX34451State *s = MAX34451(pmdev);
  192. switch (pmdev->code) {
  193. case PMBUS_POWER_GOOD_ON:
  194. if (pmdev->page < 16) {
  195. pmbus_send16(pmdev, s->power_good_on[pmdev->page]);
  196. }
  197. break;
  198. case PMBUS_POWER_GOOD_OFF:
  199. if (pmdev->page < 16) {
  200. pmbus_send16(pmdev, s->power_good_off[pmdev->page]);
  201. }
  202. break;
  203. case PMBUS_TON_DELAY:
  204. if (pmdev->page < 12) {
  205. pmbus_send16(pmdev, s->ton_delay[pmdev->page]);
  206. }
  207. break;
  208. case PMBUS_TON_MAX_FAULT_LIMIT:
  209. if (pmdev->page < 12) {
  210. pmbus_send16(pmdev, s->ton_max_fault_limit[pmdev->page]);
  211. }
  212. break;
  213. case PMBUS_TOFF_DELAY:
  214. if (pmdev->page < 12) {
  215. pmbus_send16(pmdev, s->toff_delay[pmdev->page]);
  216. }
  217. break;
  218. case PMBUS_STATUS_MFR_SPECIFIC:
  219. if (pmdev->page < 16) {
  220. pmbus_send8(pmdev, s->status_mfr_specific[pmdev->page]);
  221. }
  222. break;
  223. case PMBUS_MFR_ID:
  224. pmbus_send8(pmdev, 0x4d); /* Maxim */
  225. break;
  226. case PMBUS_MFR_MODEL:
  227. pmbus_send8(pmdev, 0x59);
  228. break;
  229. case PMBUS_MFR_LOCATION:
  230. pmbus_send64(pmdev, s->mfr_location);
  231. break;
  232. case PMBUS_MFR_DATE:
  233. pmbus_send64(pmdev, s->mfr_date);
  234. break;
  235. case PMBUS_MFR_SERIAL:
  236. pmbus_send64(pmdev, s->mfr_serial);
  237. break;
  238. case MAX34451_MFR_MODE:
  239. pmbus_send16(pmdev, s->mfr_mode);
  240. break;
  241. case MAX34451_MFR_PSEN_CONFIG:
  242. if (pmdev->page < 12) {
  243. pmbus_send32(pmdev, s->psen_config[pmdev->page]);
  244. }
  245. break;
  246. case MAX34451_MFR_VOUT_PEAK:
  247. if (pmdev->page < 16) {
  248. pmbus_send16(pmdev, s->vout_peak[pmdev->page]);
  249. }
  250. break;
  251. case MAX34451_MFR_IOUT_PEAK:
  252. if (pmdev->page < 16) {
  253. pmbus_send16(pmdev, s->iout_peak[pmdev->page]);
  254. }
  255. break;
  256. case MAX34451_MFR_TEMPERATURE_PEAK:
  257. if (15 < pmdev->page && pmdev->page < 21) {
  258. pmbus_send16(pmdev, s->temperature_peak[pmdev->page % 16]);
  259. } else {
  260. pmbus_send16(pmdev, s->temperature_peak[0]);
  261. }
  262. break;
  263. case MAX34451_MFR_VOUT_MIN:
  264. if (pmdev->page < 16) {
  265. pmbus_send16(pmdev, s->vout_min[pmdev->page]);
  266. }
  267. break;
  268. case MAX34451_MFR_NV_LOG_CONFIG:
  269. pmbus_send16(pmdev, s->nv_log_config);
  270. break;
  271. case MAX34451_MFR_FAULT_RESPONSE:
  272. if (pmdev->page < 16) {
  273. pmbus_send32(pmdev, s->fault_response[pmdev->page]);
  274. }
  275. break;
  276. case MAX34451_MFR_FAULT_RETRY:
  277. pmbus_send32(pmdev, s->fault_retry);
  278. break;
  279. case MAX34451_MFR_NV_FAULT_LOG:
  280. pmbus_send32(pmdev, s->fault_log);
  281. break;
  282. case MAX34451_MFR_TIME_COUNT:
  283. pmbus_send32(pmdev, s->time_count);
  284. break;
  285. case MAX34451_MFR_MARGIN_CONFIG:
  286. if (pmdev->page < 12) {
  287. pmbus_send16(pmdev, s->margin_config[pmdev->page]);
  288. }
  289. break;
  290. case MAX34451_MFR_FW_SERIAL:
  291. if (pmdev->page == 255) {
  292. pmbus_send16(pmdev, 1); /* Firmware revision */
  293. }
  294. break;
  295. case MAX34451_MFR_IOUT_AVG:
  296. if (pmdev->page < 16) {
  297. pmbus_send16(pmdev, s->iout_avg[pmdev->page]);
  298. }
  299. break;
  300. case MAX34451_MFR_CHANNEL_CONFIG:
  301. if (pmdev->page < 16) {
  302. pmbus_send16(pmdev, s->channel_config[pmdev->page]);
  303. }
  304. break;
  305. case MAX34451_MFR_TON_SEQ_MAX:
  306. if (pmdev->page < 12) {
  307. pmbus_send16(pmdev, s->ton_seq_max[pmdev->page]);
  308. }
  309. break;
  310. case MAX34451_MFR_PWM_CONFIG:
  311. if (pmdev->page < 12) {
  312. pmbus_send32(pmdev, s->pwm_config[pmdev->page]);
  313. }
  314. break;
  315. case MAX34451_MFR_SEQ_CONFIG:
  316. if (pmdev->page < 12) {
  317. pmbus_send32(pmdev, s->seq_config[pmdev->page]);
  318. }
  319. break;
  320. case MAX34451_MFR_TEMP_SENSOR_CONFIG:
  321. if (15 < pmdev->page && pmdev->page < 21) {
  322. pmbus_send32(pmdev, s->temp_sensor_config[pmdev->page % 16]);
  323. }
  324. break;
  325. case MAX34451_MFR_STORE_SINGLE:
  326. pmbus_send32(pmdev, s->store_single);
  327. break;
  328. case MAX34451_MFR_CRC:
  329. pmbus_send32(pmdev, s->crc);
  330. break;
  331. default:
  332. qemu_log_mask(LOG_GUEST_ERROR,
  333. "%s: reading from unsupported register: 0x%02x\n",
  334. __func__, pmdev->code);
  335. break;
  336. }
  337. return 0xFF;
  338. }
  339. static int max34451_write_data(PMBusDevice *pmdev, const uint8_t *buf,
  340. uint8_t len)
  341. {
  342. MAX34451State *s = MAX34451(pmdev);
  343. if (len == 0) {
  344. qemu_log_mask(LOG_GUEST_ERROR, "%s: writing empty data\n", __func__);
  345. return -1;
  346. }
  347. pmdev->code = buf[0]; /* PMBus command code */
  348. if (len == 1) {
  349. return 0;
  350. }
  351. /* Exclude command code from buffer */
  352. buf++;
  353. len--;
  354. uint8_t index = pmdev->page;
  355. switch (pmdev->code) {
  356. case MAX34451_MFR_STORE_ALL:
  357. case MAX34451_MFR_RESTORE_ALL:
  358. case MAX34451_MFR_STORE_SINGLE:
  359. /*
  360. * TODO: hardware behaviour is to move the contents of volatile
  361. * memory to non-volatile memory.
  362. */
  363. break;
  364. case PMBUS_POWER_GOOD_ON: /* R/W word */
  365. if (pmdev->page < MAX34451_NUM_PWR_DEVICES) {
  366. s->power_good_on[pmdev->page] = pmbus_receive16(pmdev);
  367. }
  368. break;
  369. case PMBUS_POWER_GOOD_OFF: /* R/W word */
  370. if (pmdev->page < MAX34451_NUM_PWR_DEVICES) {
  371. s->power_good_off[pmdev->page] = pmbus_receive16(pmdev);
  372. }
  373. break;
  374. case PMBUS_TON_DELAY: /* R/W word */
  375. if (pmdev->page < 12) {
  376. s->ton_delay[pmdev->page] = pmbus_receive16(pmdev);
  377. }
  378. break;
  379. case PMBUS_TON_MAX_FAULT_LIMIT: /* R/W word */
  380. if (pmdev->page < 12) {
  381. s->ton_max_fault_limit[pmdev->page]
  382. = pmbus_receive16(pmdev);
  383. }
  384. break;
  385. case PMBUS_TOFF_DELAY: /* R/W word */
  386. if (pmdev->page < 12) {
  387. s->toff_delay[pmdev->page] = pmbus_receive16(pmdev);
  388. }
  389. break;
  390. case PMBUS_MFR_LOCATION: /* R/W 64 */
  391. s->mfr_location = pmbus_receive64(pmdev);
  392. break;
  393. case PMBUS_MFR_DATE: /* R/W 64 */
  394. s->mfr_date = pmbus_receive64(pmdev);
  395. break;
  396. case PMBUS_MFR_SERIAL: /* R/W 64 */
  397. s->mfr_serial = pmbus_receive64(pmdev);
  398. break;
  399. case MAX34451_MFR_MODE: /* R/W word */
  400. s->mfr_mode = pmbus_receive16(pmdev);
  401. break;
  402. case MAX34451_MFR_PSEN_CONFIG: /* R/W 32 */
  403. if (pmdev->page < 12) {
  404. s->psen_config[pmdev->page] = pmbus_receive32(pmdev);
  405. }
  406. break;
  407. case MAX34451_MFR_VOUT_PEAK: /* R/W word */
  408. if (pmdev->page < 16) {
  409. s->vout_peak[pmdev->page] = pmbus_receive16(pmdev);
  410. }
  411. break;
  412. case MAX34451_MFR_IOUT_PEAK: /* R/W word */
  413. if (pmdev->page < 16) {
  414. s->iout_peak[pmdev->page] = pmbus_receive16(pmdev);
  415. }
  416. break;
  417. case MAX34451_MFR_TEMPERATURE_PEAK: /* R/W word */
  418. if (15 < pmdev->page && pmdev->page < 21) {
  419. s->temperature_peak[pmdev->page % 16]
  420. = pmbus_receive16(pmdev);
  421. }
  422. break;
  423. case MAX34451_MFR_VOUT_MIN: /* R/W word */
  424. if (pmdev->page < 16) {
  425. s->vout_min[pmdev->page] = pmbus_receive16(pmdev);
  426. }
  427. break;
  428. case MAX34451_MFR_NV_LOG_CONFIG: /* R/W word */
  429. s->nv_log_config = pmbus_receive16(pmdev);
  430. break;
  431. case MAX34451_MFR_FAULT_RESPONSE: /* R/W 32 */
  432. if (pmdev->page < 16) {
  433. s->fault_response[pmdev->page] = pmbus_receive32(pmdev);
  434. }
  435. break;
  436. case MAX34451_MFR_FAULT_RETRY: /* R/W word */
  437. s->fault_retry = pmbus_receive16(pmdev);
  438. break;
  439. case MAX34451_MFR_TIME_COUNT: /* R/W 32 */
  440. s->time_count = pmbus_receive32(pmdev);
  441. break;
  442. case MAX34451_MFR_MARGIN_CONFIG: /* R/W word */
  443. if (pmdev->page < 12) {
  444. s->margin_config[pmdev->page] = pmbus_receive16(pmdev);
  445. }
  446. break;
  447. case MAX34451_MFR_CHANNEL_CONFIG: /* R/W word */
  448. if (pmdev->page < 16) {
  449. s->channel_config[pmdev->page] = pmbus_receive16(pmdev);
  450. }
  451. break;
  452. case MAX34451_MFR_TON_SEQ_MAX: /* R/W word */
  453. if (pmdev->page < 12) {
  454. s->ton_seq_max[pmdev->page] = pmbus_receive16(pmdev);
  455. }
  456. break;
  457. case MAX34451_MFR_PWM_CONFIG: /* R/W 32 */
  458. if (pmdev->page < 12) {
  459. s->pwm_config[pmdev->page] = pmbus_receive32(pmdev);
  460. }
  461. break;
  462. case MAX34451_MFR_SEQ_CONFIG: /* R/W 32 */
  463. if (pmdev->page < 12) {
  464. s->seq_config[pmdev->page] = pmbus_receive32(pmdev);
  465. }
  466. break;
  467. case MAX34451_MFR_TEMP_SENSOR_CONFIG: /* R/W word */
  468. if (15 < pmdev->page && pmdev->page < 21) {
  469. s->temp_sensor_config[pmdev->page % 16]
  470. = pmbus_receive16(pmdev);
  471. }
  472. break;
  473. case MAX34451_MFR_CRC: /* R/W word */
  474. s->crc = pmbus_receive16(pmdev);
  475. break;
  476. case MAX34451_MFR_NV_FAULT_LOG:
  477. case MAX34451_MFR_FW_SERIAL:
  478. case MAX34451_MFR_IOUT_AVG:
  479. /* Read only commands */
  480. pmdev->pages[index].status_word |= PMBUS_STATUS_CML;
  481. pmdev->pages[index].status_cml |= PB_CML_FAULT_INVALID_DATA;
  482. qemu_log_mask(LOG_GUEST_ERROR,
  483. "%s: writing to read-only register 0x%02x\n",
  484. __func__, pmdev->code);
  485. break;
  486. default:
  487. qemu_log_mask(LOG_GUEST_ERROR,
  488. "%s: writing to unsupported register: 0x%02x\n",
  489. __func__, pmdev->code);
  490. break;
  491. }
  492. return 0;
  493. }
  494. static void max34451_get(Object *obj, Visitor *v, const char *name,
  495. void *opaque, Error **errp)
  496. {
  497. visit_type_uint16(v, name, (uint16_t *)opaque, errp);
  498. }
  499. static void max34451_set(Object *obj, Visitor *v, const char *name,
  500. void *opaque, Error **errp)
  501. {
  502. MAX34451State *s = MAX34451(obj);
  503. uint16_t *internal = opaque;
  504. uint16_t value;
  505. if (!visit_type_uint16(v, name, &value, errp)) {
  506. return;
  507. }
  508. *internal = value;
  509. max34451_check_limits(s);
  510. }
  511. /* used to init uint16_t arrays */
  512. static inline void *memset_word(void *s, uint16_t c, size_t n)
  513. {
  514. size_t i;
  515. uint16_t *p = s;
  516. for (i = 0; i < n; i++) {
  517. p[i] = c;
  518. }
  519. return s;
  520. }
  521. static void max34451_exit_reset(Object *obj)
  522. {
  523. PMBusDevice *pmdev = PMBUS_DEVICE(obj);
  524. MAX34451State *s = MAX34451(obj);
  525. pmdev->capability = DEFAULT_CAPABILITY;
  526. for (int i = 0; i < MAX34451_NUM_PAGES; i++) {
  527. pmdev->pages[i].operation = DEFAULT_OP_ON;
  528. pmdev->pages[i].on_off_config = DEFAULT_ON_OFF_CONFIG;
  529. pmdev->pages[i].revision = 0x11;
  530. pmdev->pages[i].vout_mode = DEFAULT_VOUT_MODE;
  531. }
  532. for (int i = 0; i < MAX34451_NUM_PWR_DEVICES; i++) {
  533. pmdev->pages[i].vout_scale_monitor = DEFAULT_SCALE;
  534. pmdev->pages[i].vout_ov_fault_limit = DEFAULT_OV_LIMIT;
  535. pmdev->pages[i].vout_ov_warn_limit = DEFAULT_OV_LIMIT;
  536. pmdev->pages[i].iout_oc_warn_limit = DEFAULT_OC_LIMIT;
  537. pmdev->pages[i].iout_oc_fault_limit = DEFAULT_OC_LIMIT;
  538. }
  539. for (int i = 0; i < MAX34451_NUM_MARGINED_PSU; i++) {
  540. pmdev->pages[i].ton_max_fault_limit = DEFAULT_TON_FAULT_LIMIT;
  541. }
  542. for (int i = 16; i < MAX34451_NUM_TEMP_DEVICES + 16; i++) {
  543. pmdev->pages[i].read_temperature_1 = DEFAULT_TEMPERATURE;
  544. pmdev->pages[i].ot_warn_limit = DEFAULT_OT_LIMIT;
  545. pmdev->pages[i].ot_fault_limit = DEFAULT_OT_LIMIT;
  546. }
  547. memset_word(s->ton_max_fault_limit, DEFAULT_TON_FAULT_LIMIT,
  548. MAX34451_NUM_MARGINED_PSU);
  549. memset_word(s->channel_config, DEFAULT_CHANNEL_CONFIG,
  550. MAX34451_NUM_PWR_DEVICES);
  551. memset_word(s->vout_min, DEFAULT_VMIN, MAX34451_NUM_PWR_DEVICES);
  552. s->mfr_location = DEFAULT_TEXT;
  553. s->mfr_date = DEFAULT_TEXT;
  554. s->mfr_serial = DEFAULT_TEXT;
  555. }
  556. static const VMStateDescription vmstate_max34451 = {
  557. .name = TYPE_MAX34451,
  558. .version_id = 0,
  559. .minimum_version_id = 0,
  560. .fields = (VMStateField[]){
  561. VMSTATE_PMBUS_DEVICE(parent, MAX34451State),
  562. VMSTATE_UINT16_ARRAY(power_good_on, MAX34451State,
  563. MAX34451_NUM_PWR_DEVICES),
  564. VMSTATE_UINT16_ARRAY(power_good_off, MAX34451State,
  565. MAX34451_NUM_PWR_DEVICES),
  566. VMSTATE_UINT16_ARRAY(ton_delay, MAX34451State,
  567. MAX34451_NUM_MARGINED_PSU),
  568. VMSTATE_UINT16_ARRAY(ton_max_fault_limit, MAX34451State,
  569. MAX34451_NUM_MARGINED_PSU),
  570. VMSTATE_UINT16_ARRAY(toff_delay, MAX34451State,
  571. MAX34451_NUM_MARGINED_PSU),
  572. VMSTATE_UINT8_ARRAY(status_mfr_specific, MAX34451State,
  573. MAX34451_NUM_PWR_DEVICES),
  574. VMSTATE_UINT64(mfr_location, MAX34451State),
  575. VMSTATE_UINT64(mfr_date, MAX34451State),
  576. VMSTATE_UINT64(mfr_serial, MAX34451State),
  577. VMSTATE_UINT16(mfr_mode, MAX34451State),
  578. VMSTATE_UINT32_ARRAY(psen_config, MAX34451State,
  579. MAX34451_NUM_MARGINED_PSU),
  580. VMSTATE_UINT16_ARRAY(vout_peak, MAX34451State,
  581. MAX34451_NUM_PWR_DEVICES),
  582. VMSTATE_UINT16_ARRAY(iout_peak, MAX34451State,
  583. MAX34451_NUM_PWR_DEVICES),
  584. VMSTATE_UINT16_ARRAY(temperature_peak, MAX34451State,
  585. MAX34451_NUM_TEMP_DEVICES),
  586. VMSTATE_UINT16_ARRAY(vout_min, MAX34451State, MAX34451_NUM_PWR_DEVICES),
  587. VMSTATE_UINT16(nv_log_config, MAX34451State),
  588. VMSTATE_UINT32_ARRAY(fault_response, MAX34451State,
  589. MAX34451_NUM_PWR_DEVICES),
  590. VMSTATE_UINT16(fault_retry, MAX34451State),
  591. VMSTATE_UINT32(fault_log, MAX34451State),
  592. VMSTATE_UINT32(time_count, MAX34451State),
  593. VMSTATE_UINT16_ARRAY(margin_config, MAX34451State,
  594. MAX34451_NUM_MARGINED_PSU),
  595. VMSTATE_UINT16(fw_serial, MAX34451State),
  596. VMSTATE_UINT16_ARRAY(iout_avg, MAX34451State, MAX34451_NUM_PWR_DEVICES),
  597. VMSTATE_UINT16_ARRAY(channel_config, MAX34451State,
  598. MAX34451_NUM_PWR_DEVICES),
  599. VMSTATE_UINT16_ARRAY(ton_seq_max, MAX34451State,
  600. MAX34451_NUM_MARGINED_PSU),
  601. VMSTATE_UINT32_ARRAY(pwm_config, MAX34451State,
  602. MAX34451_NUM_MARGINED_PSU),
  603. VMSTATE_UINT32_ARRAY(seq_config, MAX34451State,
  604. MAX34451_NUM_MARGINED_PSU),
  605. VMSTATE_UINT16_ARRAY(temp_sensor_config, MAX34451State,
  606. MAX34451_NUM_TEMP_DEVICES),
  607. VMSTATE_UINT16(store_single, MAX34451State),
  608. VMSTATE_UINT16(crc, MAX34451State),
  609. VMSTATE_END_OF_LIST()
  610. }
  611. };
  612. static void max34451_init(Object *obj)
  613. {
  614. PMBusDevice *pmdev = PMBUS_DEVICE(obj);
  615. uint64_t psu_flags = PB_HAS_VOUT | PB_HAS_IOUT | PB_HAS_VOUT_MODE |
  616. PB_HAS_IOUT_GAIN;
  617. for (int i = 0; i < MAX34451_NUM_PWR_DEVICES; i++) {
  618. pmbus_page_config(pmdev, i, psu_flags);
  619. }
  620. for (int i = 0; i < MAX34451_NUM_MARGINED_PSU; i++) {
  621. pmbus_page_config(pmdev, i, psu_flags | PB_HAS_VOUT_MARGIN);
  622. }
  623. for (int i = 16; i < MAX34451_NUM_TEMP_DEVICES + 16; i++) {
  624. pmbus_page_config(pmdev, i, PB_HAS_TEMPERATURE | PB_HAS_VOUT_MODE);
  625. }
  626. /* get and set the voltage in millivolts, max is 32767 mV */
  627. for (int i = 0; i < MAX34451_NUM_PWR_DEVICES; i++) {
  628. object_property_add(obj, "vout[*]", "uint16",
  629. max34451_get,
  630. max34451_set, NULL, &pmdev->pages[i].read_vout);
  631. }
  632. /*
  633. * get and set the temperature of the internal temperature sensor in
  634. * centidegrees Celcius i.e.: 2500 -> 25.00 C, max is 327.67 C
  635. */
  636. for (int i = 0; i < MAX34451_NUM_TEMP_DEVICES; i++) {
  637. object_property_add(obj, "temperature[*]", "uint16",
  638. max34451_get,
  639. max34451_set,
  640. NULL,
  641. &pmdev->pages[i + 16].read_temperature_1);
  642. }
  643. }
  644. static void max34451_class_init(ObjectClass *klass, void *data)
  645. {
  646. ResettableClass *rc = RESETTABLE_CLASS(klass);
  647. DeviceClass *dc = DEVICE_CLASS(klass);
  648. PMBusDeviceClass *k = PMBUS_DEVICE_CLASS(klass);
  649. dc->desc = "Maxim MAX34451 16-Channel V/I monitor";
  650. dc->vmsd = &vmstate_max34451;
  651. k->write_data = max34451_write_data;
  652. k->receive_byte = max34451_read_byte;
  653. k->device_num_pages = MAX34451_NUM_PAGES;
  654. rc->phases.exit = max34451_exit_reset;
  655. }
  656. static const TypeInfo max34451_info = {
  657. .name = TYPE_MAX34451,
  658. .parent = TYPE_PMBUS_DEVICE,
  659. .instance_size = sizeof(MAX34451State),
  660. .instance_init = max34451_init,
  661. .class_init = max34451_class_init,
  662. };
  663. static void max34451_register_types(void)
  664. {
  665. type_register_static(&max34451_info);
  666. }
  667. type_init(max34451_register_types)