bonito.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816
  1. /*
  2. * bonito north bridge support
  3. *
  4. * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
  5. * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
  6. *
  7. * This code is licensed under the GNU GPL v2.
  8. *
  9. * Contributions after 2012-01-13 are licensed under the terms of the
  10. * GNU GPL, version 2 or (at your option) any later version.
  11. */
  12. /*
  13. * fuloong 2e mini pc has a bonito north bridge.
  14. */
  15. /*
  16. * what is the meaning of devfn in qemu and IDSEL in bonito northbridge?
  17. *
  18. * devfn pci_slot<<3 + funno
  19. * one pci bus can have 32 devices and each device can have 8 functions.
  20. *
  21. * In bonito north bridge, pci slot = IDSEL bit - 12.
  22. * For example, PCI_IDSEL_VIA686B = 17,
  23. * pci slot = 17-12=5
  24. *
  25. * so
  26. * VT686B_FUN0's devfn = (5<<3)+0
  27. * VT686B_FUN1's devfn = (5<<3)+1
  28. *
  29. * qemu also uses pci address for north bridge to access pci config register.
  30. * bus_no [23:16]
  31. * dev_no [15:11]
  32. * fun_no [10:8]
  33. * reg_no [7:2]
  34. *
  35. * so function bonito_sbridge_pciaddr for the translation from
  36. * north bridge address to pci address.
  37. */
  38. #include "qemu/osdep.h"
  39. #include "qemu/units.h"
  40. #include "qapi/error.h"
  41. #include "qemu/error-report.h"
  42. #include "hw/pci/pci_device.h"
  43. #include "hw/irq.h"
  44. #include "hw/mips/mips.h"
  45. #include "hw/pci-host/bonito.h"
  46. #include "hw/pci/pci_host.h"
  47. #include "migration/vmstate.h"
  48. #include "sysemu/runstate.h"
  49. #include "hw/misc/unimp.h"
  50. #include "hw/registerfields.h"
  51. #include "qom/object.h"
  52. #include "trace.h"
  53. /* #define DEBUG_BONITO */
  54. #ifdef DEBUG_BONITO
  55. #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__)
  56. #else
  57. #define DPRINTF(fmt, ...)
  58. #endif
  59. /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/
  60. #define BONITO_BOOT_BASE 0x1fc00000
  61. #define BONITO_BOOT_SIZE 0x00100000
  62. #define BONITO_BOOT_TOP (BONITO_BOOT_BASE + BONITO_BOOT_SIZE - 1)
  63. #define BONITO_FLASH_BASE 0x1c000000
  64. #define BONITO_FLASH_SIZE 0x03000000
  65. #define BONITO_FLASH_TOP (BONITO_FLASH_BASE + BONITO_FLASH_SIZE - 1)
  66. #define BONITO_SOCKET_BASE 0x1f800000
  67. #define BONITO_SOCKET_SIZE 0x00400000
  68. #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE + BONITO_SOCKET_SIZE - 1)
  69. #define BONITO_REG_BASE 0x1fe00000
  70. #define BONITO_REG_SIZE 0x00040000
  71. #define BONITO_REG_TOP (BONITO_REG_BASE + BONITO_REG_SIZE - 1)
  72. #define BONITO_DEV_BASE 0x1ff00000
  73. #define BONITO_DEV_SIZE 0x00100000
  74. #define BONITO_DEV_TOP (BONITO_DEV_BASE + BONITO_DEV_SIZE - 1)
  75. #define BONITO_PCILO_BASE 0x10000000
  76. #define BONITO_PCILO_BASE_VA 0xb0000000
  77. #define BONITO_PCILO_SIZE 0x0c000000
  78. #define BONITO_PCILO_TOP (BONITO_PCILO_BASE + BONITO_PCILO_SIZE - 1)
  79. #define BONITO_PCILO0_BASE 0x10000000
  80. #define BONITO_PCILO1_BASE 0x14000000
  81. #define BONITO_PCILO2_BASE 0x18000000
  82. #define BONITO_PCIHI_BASE 0x20000000
  83. #define BONITO_PCIHI_SIZE 0x60000000
  84. #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE - 1)
  85. #define BONITO_PCIIO_BASE 0x1fd00000
  86. #define BONITO_PCIIO_BASE_VA 0xbfd00000
  87. #define BONITO_PCIIO_SIZE 0x00010000
  88. #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE + BONITO_PCIIO_SIZE - 1)
  89. #define BONITO_PCICFG_BASE 0x1fe80000
  90. #define BONITO_PCICFG_SIZE 0x00080000
  91. #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE + BONITO_PCICFG_SIZE - 1)
  92. #define BONITO_PCICONFIGBASE 0x00
  93. #define BONITO_REGBASE 0x100
  94. #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE + BONITO_REG_BASE)
  95. #define BONITO_PCICONFIG_SIZE (0x100)
  96. #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE + BONITO_REG_BASE)
  97. #define BONITO_INTERNAL_REG_SIZE (0x70)
  98. #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE)
  99. #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE)
  100. /* 1. Bonito h/w Configuration */
  101. /* Power on register */
  102. #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */
  103. /* PCI configuration register */
  104. #define BONITO_BONGENCFG_OFFSET 0x4
  105. #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET >> 2) /*0x104 */
  106. REG32(BONGENCFG, 0x104)
  107. FIELD(BONGENCFG, DEBUGMODE, 0, 1)
  108. FIELD(BONGENCFG, SNOOP, 1, 1)
  109. FIELD(BONGENCFG, CPUSELFRESET, 2, 1)
  110. FIELD(BONGENCFG, BYTESWAP, 6, 1)
  111. FIELD(BONGENCFG, UNCACHED, 7, 1)
  112. FIELD(BONGENCFG, PREFETCH, 8, 1)
  113. FIELD(BONGENCFG, WRITEBEHIND, 9, 1)
  114. FIELD(BONGENCFG, PCIQUEUE, 12, 1)
  115. /* 2. IO & IDE configuration */
  116. #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */
  117. /* 3. IO & IDE configuration */
  118. #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */
  119. /* 4. PCI address map control */
  120. #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */
  121. #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */
  122. #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */
  123. /* 5. ICU & GPIO regs */
  124. /* GPIO Regs - r/w */
  125. #define BONITO_GPIODATA_OFFSET 0x1c
  126. #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */
  127. #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */
  128. /* ICU Configuration Regs - r/w */
  129. #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */
  130. #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */
  131. #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */
  132. /* ICU Enable Regs - IntEn & IntISR are r/o. */
  133. #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */
  134. #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */
  135. #define BONITO_INTEN (0x38 >> 2) /* 0x138 */
  136. #define BONITO_INTISR (0x3c >> 2) /* 0x13c */
  137. /* PCI mail boxes */
  138. #define BONITO_PCIMAIL0_OFFSET 0x40
  139. #define BONITO_PCIMAIL1_OFFSET 0x44
  140. #define BONITO_PCIMAIL2_OFFSET 0x48
  141. #define BONITO_PCIMAIL3_OFFSET 0x4c
  142. #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */
  143. #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */
  144. #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */
  145. #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */
  146. /* 6. PCI cache */
  147. #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */
  148. #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */
  149. #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */
  150. #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */
  151. /* 7. other*/
  152. #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */
  153. #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */
  154. #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */
  155. #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */
  156. #define BONITO_REGS (0x70 >> 2)
  157. /* PCI config for south bridge. type 0 */
  158. #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */
  159. #define BONITO_PCICONF_IDSEL_OFFSET 11
  160. #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */
  161. #define BONITO_PCICONF_FUN_OFFSET 8
  162. #define BONITO_PCICONF_REG_MASK_DS (~3) /* Per datasheet */
  163. #define BONITO_PCICONF_REG_MASK_HW 0xff /* As seen running PMON */
  164. #define BONITO_PCICONF_REG_OFFSET 0
  165. /* idsel BIT = pci slot number +12 */
  166. #define PCI_SLOT_BASE 12
  167. #define PCI_IDSEL_VIA686B_BIT (17)
  168. #define PCI_IDSEL_VIA686B (1 << PCI_IDSEL_VIA686B_BIT)
  169. #define PCI_ADDR(busno , devno , funno , regno) \
  170. ((PCI_BUILD_BDF(busno, PCI_DEVFN(devno , funno)) << 8) + (regno))
  171. typedef struct BonitoState BonitoState;
  172. struct PCIBonitoState {
  173. PCIDevice dev;
  174. BonitoState *pcihost;
  175. uint32_t regs[BONITO_REGS];
  176. struct bonldma {
  177. uint32_t ldmactrl;
  178. uint32_t ldmastat;
  179. uint32_t ldmaaddr;
  180. uint32_t ldmago;
  181. } bonldma;
  182. /* Based at 1fe00300, bonito Copier */
  183. struct boncop {
  184. uint32_t copctrl;
  185. uint32_t copstat;
  186. uint32_t coppaddr;
  187. uint32_t copgo;
  188. } boncop;
  189. /* Bonito registers */
  190. MemoryRegion iomem;
  191. MemoryRegion iomem_ldma;
  192. MemoryRegion iomem_cop;
  193. MemoryRegion bonito_pciio;
  194. MemoryRegion bonito_localio;
  195. };
  196. typedef struct PCIBonitoState PCIBonitoState;
  197. struct BonitoState {
  198. PCIHostState parent_obj;
  199. qemu_irq *pic;
  200. PCIBonitoState *pci_dev;
  201. MemoryRegion pci_mem;
  202. };
  203. #define TYPE_PCI_BONITO "Bonito"
  204. OBJECT_DECLARE_SIMPLE_TYPE(PCIBonitoState, PCI_BONITO)
  205. static void bonito_writel(void *opaque, hwaddr addr,
  206. uint64_t val, unsigned size)
  207. {
  208. PCIBonitoState *s = opaque;
  209. uint32_t saddr;
  210. int reset = 0;
  211. saddr = addr >> 2;
  212. DPRINTF("bonito_writel "HWADDR_FMT_plx" val %lx saddr %x\n",
  213. addr, val, saddr);
  214. switch (saddr) {
  215. case BONITO_BONPONCFG:
  216. case BONITO_IODEVCFG:
  217. case BONITO_SDCFG:
  218. case BONITO_PCIMAP:
  219. case BONITO_PCIMEMBASECFG:
  220. case BONITO_PCIMAP_CFG:
  221. case BONITO_GPIODATA:
  222. case BONITO_GPIOIE:
  223. case BONITO_INTEDGE:
  224. case BONITO_INTSTEER:
  225. case BONITO_INTPOL:
  226. case BONITO_PCIMAIL0:
  227. case BONITO_PCIMAIL1:
  228. case BONITO_PCIMAIL2:
  229. case BONITO_PCIMAIL3:
  230. case BONITO_PCICACHECTRL:
  231. case BONITO_PCICACHETAG:
  232. case BONITO_PCIBADADDR:
  233. case BONITO_PCIMSTAT:
  234. case BONITO_TIMECFG:
  235. case BONITO_CPUCFG:
  236. case BONITO_DQCFG:
  237. case BONITO_MEMSIZE:
  238. s->regs[saddr] = val;
  239. break;
  240. case BONITO_BONGENCFG:
  241. if (!(s->regs[saddr] & 0x04) && (val & 0x04)) {
  242. reset = 1; /* bit 2 jump from 0 to 1 cause reset */
  243. }
  244. s->regs[saddr] = val;
  245. if (reset) {
  246. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  247. }
  248. break;
  249. case BONITO_INTENSET:
  250. s->regs[BONITO_INTENSET] = val;
  251. s->regs[BONITO_INTEN] |= val;
  252. break;
  253. case BONITO_INTENCLR:
  254. s->regs[BONITO_INTENCLR] = val;
  255. s->regs[BONITO_INTEN] &= ~val;
  256. break;
  257. case BONITO_INTEN:
  258. case BONITO_INTISR:
  259. DPRINTF("write to readonly bonito register %x\n", saddr);
  260. break;
  261. default:
  262. DPRINTF("write to unknown bonito register %x\n", saddr);
  263. break;
  264. }
  265. }
  266. static uint64_t bonito_readl(void *opaque, hwaddr addr,
  267. unsigned size)
  268. {
  269. PCIBonitoState *s = opaque;
  270. uint32_t saddr;
  271. saddr = addr >> 2;
  272. DPRINTF("bonito_readl "HWADDR_FMT_plx"\n", addr);
  273. switch (saddr) {
  274. case BONITO_INTISR:
  275. return s->regs[saddr];
  276. default:
  277. return s->regs[saddr];
  278. }
  279. }
  280. static const MemoryRegionOps bonito_ops = {
  281. .read = bonito_readl,
  282. .write = bonito_writel,
  283. .endianness = DEVICE_NATIVE_ENDIAN,
  284. .valid = {
  285. .min_access_size = 4,
  286. .max_access_size = 4,
  287. },
  288. };
  289. static void bonito_pciconf_writel(void *opaque, hwaddr addr,
  290. uint64_t val, unsigned size)
  291. {
  292. PCIBonitoState *s = opaque;
  293. PCIDevice *d = PCI_DEVICE(s);
  294. DPRINTF("bonito_pciconf_writel "HWADDR_FMT_plx" val %lx\n", addr, val);
  295. d->config_write(d, addr, val, 4);
  296. }
  297. static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr,
  298. unsigned size)
  299. {
  300. PCIBonitoState *s = opaque;
  301. PCIDevice *d = PCI_DEVICE(s);
  302. DPRINTF("bonito_pciconf_readl "HWADDR_FMT_plx"\n", addr);
  303. return d->config_read(d, addr, 4);
  304. }
  305. /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */
  306. static const MemoryRegionOps bonito_pciconf_ops = {
  307. .read = bonito_pciconf_readl,
  308. .write = bonito_pciconf_writel,
  309. .endianness = DEVICE_NATIVE_ENDIAN,
  310. .valid = {
  311. .min_access_size = 4,
  312. .max_access_size = 4,
  313. },
  314. };
  315. static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr,
  316. unsigned size)
  317. {
  318. uint32_t val;
  319. PCIBonitoState *s = opaque;
  320. if (addr >= sizeof(s->bonldma)) {
  321. return 0;
  322. }
  323. val = ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)];
  324. return val;
  325. }
  326. static void bonito_ldma_writel(void *opaque, hwaddr addr,
  327. uint64_t val, unsigned size)
  328. {
  329. PCIBonitoState *s = opaque;
  330. if (addr >= sizeof(s->bonldma)) {
  331. return;
  332. }
  333. ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)] = val & 0xffffffff;
  334. }
  335. static const MemoryRegionOps bonito_ldma_ops = {
  336. .read = bonito_ldma_readl,
  337. .write = bonito_ldma_writel,
  338. .endianness = DEVICE_NATIVE_ENDIAN,
  339. .valid = {
  340. .min_access_size = 4,
  341. .max_access_size = 4,
  342. },
  343. };
  344. static uint64_t bonito_cop_readl(void *opaque, hwaddr addr,
  345. unsigned size)
  346. {
  347. uint32_t val;
  348. PCIBonitoState *s = opaque;
  349. if (addr >= sizeof(s->boncop)) {
  350. return 0;
  351. }
  352. val = ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)];
  353. return val;
  354. }
  355. static void bonito_cop_writel(void *opaque, hwaddr addr,
  356. uint64_t val, unsigned size)
  357. {
  358. PCIBonitoState *s = opaque;
  359. if (addr >= sizeof(s->boncop)) {
  360. return;
  361. }
  362. ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)] = val & 0xffffffff;
  363. }
  364. static const MemoryRegionOps bonito_cop_ops = {
  365. .read = bonito_cop_readl,
  366. .write = bonito_cop_writel,
  367. .endianness = DEVICE_NATIVE_ENDIAN,
  368. .valid = {
  369. .min_access_size = 4,
  370. .max_access_size = 4,
  371. },
  372. };
  373. static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr)
  374. {
  375. PCIBonitoState *s = opaque;
  376. PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
  377. uint32_t cfgaddr;
  378. uint32_t idsel;
  379. uint32_t devno;
  380. uint32_t funno;
  381. uint32_t regno;
  382. uint32_t pciaddr;
  383. /* support type0 pci config */
  384. if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) {
  385. return 0xffffffff;
  386. }
  387. cfgaddr = addr & 0xffff;
  388. cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16;
  389. idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >>
  390. BONITO_PCICONF_IDSEL_OFFSET;
  391. devno = ctz32(idsel);
  392. funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET;
  393. regno = (cfgaddr & BONITO_PCICONF_REG_MASK_HW) >> BONITO_PCICONF_REG_OFFSET;
  394. if (idsel == 0) {
  395. error_report("error in bonito pci config address 0x" HWADDR_FMT_plx
  396. ",pcimap_cfg=0x%x", addr, s->regs[BONITO_PCIMAP_CFG]);
  397. exit(1);
  398. }
  399. pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno);
  400. DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n",
  401. cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno);
  402. return pciaddr;
  403. }
  404. static void bonito_spciconf_write(void *opaque, hwaddr addr, uint64_t val,
  405. unsigned size)
  406. {
  407. PCIBonitoState *s = opaque;
  408. PCIDevice *d = PCI_DEVICE(s);
  409. PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
  410. uint32_t pciaddr;
  411. uint16_t status;
  412. DPRINTF("bonito_spciconf_write "HWADDR_FMT_plx" size %d val %lx\n",
  413. addr, size, val);
  414. pciaddr = bonito_sbridge_pciaddr(s, addr);
  415. if (pciaddr == 0xffffffff) {
  416. return;
  417. }
  418. if (addr & ~BONITO_PCICONF_REG_MASK_DS) {
  419. trace_bonito_spciconf_small_access(addr, size);
  420. }
  421. /* set the pci address in s->config_reg */
  422. phb->config_reg = (pciaddr) | (1u << 31);
  423. pci_data_write(phb->bus, phb->config_reg, val, size);
  424. /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
  425. status = pci_get_word(d->config + PCI_STATUS);
  426. status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
  427. pci_set_word(d->config + PCI_STATUS, status);
  428. }
  429. static uint64_t bonito_spciconf_read(void *opaque, hwaddr addr, unsigned size)
  430. {
  431. PCIBonitoState *s = opaque;
  432. PCIDevice *d = PCI_DEVICE(s);
  433. PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
  434. uint32_t pciaddr;
  435. uint16_t status;
  436. DPRINTF("bonito_spciconf_read "HWADDR_FMT_plx" size %d\n", addr, size);
  437. pciaddr = bonito_sbridge_pciaddr(s, addr);
  438. if (pciaddr == 0xffffffff) {
  439. return MAKE_64BIT_MASK(0, size * 8);
  440. }
  441. if (addr & ~BONITO_PCICONF_REG_MASK_DS) {
  442. trace_bonito_spciconf_small_access(addr, size);
  443. }
  444. /* set the pci address in s->config_reg */
  445. phb->config_reg = (pciaddr) | (1u << 31);
  446. /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
  447. status = pci_get_word(d->config + PCI_STATUS);
  448. status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
  449. pci_set_word(d->config + PCI_STATUS, status);
  450. return pci_data_read(phb->bus, phb->config_reg, size);
  451. }
  452. /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */
  453. static const MemoryRegionOps bonito_spciconf_ops = {
  454. .read = bonito_spciconf_read,
  455. .write = bonito_spciconf_write,
  456. .valid.min_access_size = 1,
  457. .valid.max_access_size = 4,
  458. .impl.min_access_size = 1,
  459. .impl.max_access_size = 4,
  460. .endianness = DEVICE_NATIVE_ENDIAN,
  461. };
  462. #define BONITO_IRQ_BASE 32
  463. static void pci_bonito_set_irq(void *opaque, int irq_num, int level)
  464. {
  465. BonitoState *s = opaque;
  466. qemu_irq *pic = s->pic;
  467. PCIBonitoState *bonito_state = s->pci_dev;
  468. int internal_irq = irq_num - BONITO_IRQ_BASE;
  469. if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) {
  470. qemu_irq_pulse(*pic);
  471. } else { /* level triggered */
  472. if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) {
  473. qemu_irq_raise(*pic);
  474. } else {
  475. qemu_irq_lower(*pic);
  476. }
  477. }
  478. }
  479. /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */
  480. static int pci_bonito_map_irq(PCIDevice *pci_dev, int irq_num)
  481. {
  482. int slot;
  483. slot = PCI_SLOT(pci_dev->devfn);
  484. switch (slot) {
  485. case 5: /* FULOONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */
  486. return irq_num % 4 + BONITO_IRQ_BASE;
  487. case 6: /* FULOONG2E_ATI_SLOT, VGA */
  488. return 4 + BONITO_IRQ_BASE;
  489. case 7: /* FULOONG2E_RTL_SLOT, RTL8139 */
  490. return 5 + BONITO_IRQ_BASE;
  491. case 8 ... 12: /* PCI slot 1 to 4 */
  492. return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE;
  493. default: /* Unknown device, don't do any translation */
  494. return irq_num;
  495. }
  496. }
  497. static void bonito_reset_hold(Object *obj)
  498. {
  499. PCIBonitoState *s = PCI_BONITO(obj);
  500. uint32_t val = 0;
  501. /* set the default value of north bridge registers */
  502. s->regs[BONITO_BONPONCFG] = 0xc40;
  503. val = FIELD_DP32(val, BONGENCFG, PCIQUEUE, 1);
  504. val = FIELD_DP32(val, BONGENCFG, WRITEBEHIND, 1);
  505. val = FIELD_DP32(val, BONGENCFG, PREFETCH, 1);
  506. val = FIELD_DP32(val, BONGENCFG, UNCACHED, 1);
  507. val = FIELD_DP32(val, BONGENCFG, CPUSELFRESET, 1);
  508. s->regs[BONITO_BONGENCFG] = val;
  509. s->regs[BONITO_IODEVCFG] = 0x2bff8010;
  510. s->regs[BONITO_SDCFG] = 0x255e0091;
  511. s->regs[BONITO_GPIODATA] = 0x1ff;
  512. s->regs[BONITO_GPIOIE] = 0x1ff;
  513. s->regs[BONITO_DQCFG] = 0x8;
  514. s->regs[BONITO_MEMSIZE] = 0x10000000;
  515. s->regs[BONITO_PCIMAP] = 0x6140;
  516. }
  517. static const VMStateDescription vmstate_bonito = {
  518. .name = "Bonito",
  519. .version_id = 1,
  520. .minimum_version_id = 1,
  521. .fields = (VMStateField[]) {
  522. VMSTATE_PCI_DEVICE(dev, PCIBonitoState),
  523. VMSTATE_END_OF_LIST()
  524. }
  525. };
  526. static void bonito_host_realize(DeviceState *dev, Error **errp)
  527. {
  528. PCIHostState *phb = PCI_HOST_BRIDGE(dev);
  529. BonitoState *bs = BONITO_PCI_HOST_BRIDGE(dev);
  530. MemoryRegion *pcimem_lo_alias = g_new(MemoryRegion, 3);
  531. memory_region_init(&bs->pci_mem, OBJECT(dev), "pci.mem", BONITO_PCIHI_SIZE);
  532. phb->bus = pci_register_root_bus(dev, "pci",
  533. pci_bonito_set_irq, pci_bonito_map_irq,
  534. dev, &bs->pci_mem, get_system_io(),
  535. PCI_DEVFN(5, 0), 32, TYPE_PCI_BUS);
  536. for (size_t i = 0; i < 3; i++) {
  537. char *name = g_strdup_printf("pci.lomem%zu", i);
  538. memory_region_init_alias(&pcimem_lo_alias[i], NULL, name,
  539. &bs->pci_mem, i * 64 * MiB, 64 * MiB);
  540. memory_region_add_subregion(get_system_memory(),
  541. BONITO_PCILO_BASE + i * 64 * MiB,
  542. &pcimem_lo_alias[i]);
  543. g_free(name);
  544. }
  545. create_unimplemented_device("pci.io", BONITO_PCIIO_BASE, 1 * MiB);
  546. }
  547. static void bonito_pci_realize(PCIDevice *dev, Error **errp)
  548. {
  549. PCIBonitoState *s = PCI_BONITO(dev);
  550. SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost);
  551. PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
  552. BonitoState *bs = BONITO_PCI_HOST_BRIDGE(s->pcihost);
  553. MemoryRegion *pcimem_alias = g_new(MemoryRegion, 1);
  554. /*
  555. * Bonito North Bridge, built on FPGA,
  556. * VENDOR_ID/DEVICE_ID are "undefined"
  557. */
  558. pci_config_set_prog_interface(dev->config, 0x00);
  559. /* set the north bridge register mapping */
  560. memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s,
  561. "north-bridge-register", BONITO_INTERNAL_REG_SIZE);
  562. sysbus_init_mmio(sysbus, &s->iomem);
  563. sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE);
  564. /* set the north bridge pci configure mapping */
  565. memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s,
  566. "north-bridge-pci-config", BONITO_PCICONFIG_SIZE);
  567. sysbus_init_mmio(sysbus, &phb->conf_mem);
  568. sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE);
  569. /* set the south bridge pci configure mapping */
  570. memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s,
  571. "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE);
  572. sysbus_init_mmio(sysbus, &phb->data_mem);
  573. sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE);
  574. create_unimplemented_device("bonito", BONITO_REG_BASE, BONITO_REG_SIZE);
  575. memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s,
  576. "ldma", 0x100);
  577. sysbus_init_mmio(sysbus, &s->iomem_ldma);
  578. sysbus_mmio_map(sysbus, 3, 0x1fe00200);
  579. /* PCI copier */
  580. memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s,
  581. "cop", 0x100);
  582. sysbus_init_mmio(sysbus, &s->iomem_cop);
  583. sysbus_mmio_map(sysbus, 4, 0x1fe00300);
  584. create_unimplemented_device("ROMCS", BONITO_FLASH_BASE, 60 * MiB);
  585. /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */
  586. memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio",
  587. get_system_io(), 0, BONITO_PCIIO_SIZE);
  588. sysbus_init_mmio(sysbus, &s->bonito_pciio);
  589. sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE);
  590. /* add pci local io mapping */
  591. memory_region_init_alias(&s->bonito_localio, OBJECT(s), "IOCS[0]",
  592. get_system_io(), 0, 256 * KiB);
  593. sysbus_init_mmio(sysbus, &s->bonito_localio);
  594. sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE);
  595. create_unimplemented_device("IOCS[1]", BONITO_DEV_BASE + 1 * 256 * KiB,
  596. 256 * KiB);
  597. create_unimplemented_device("IOCS[2]", BONITO_DEV_BASE + 2 * 256 * KiB,
  598. 256 * KiB);
  599. create_unimplemented_device("IOCS[3]", BONITO_DEV_BASE + 3 * 256 * KiB,
  600. 256 * KiB);
  601. memory_region_init_alias(pcimem_alias, NULL, "pci.mem.alias",
  602. &bs->pci_mem, 0, BONITO_PCIHI_SIZE);
  603. memory_region_add_subregion(get_system_memory(),
  604. BONITO_PCIHI_BASE, pcimem_alias);
  605. create_unimplemented_device("PCI_2",
  606. (hwaddr)BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE,
  607. 2 * GiB);
  608. /* set the default value of north bridge pci config */
  609. pci_set_word(dev->config + PCI_COMMAND, 0x0000);
  610. pci_set_word(dev->config + PCI_STATUS, 0x0000);
  611. pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000);
  612. pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000);
  613. pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00);
  614. pci_config_set_interrupt_pin(dev->config, 0x01); /* interrupt pin A */
  615. pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c);
  616. pci_set_byte(dev->config + PCI_MAX_LAT, 0x00);
  617. }
  618. PCIBus *bonito_init(qemu_irq *pic)
  619. {
  620. DeviceState *dev;
  621. BonitoState *pcihost;
  622. PCIHostState *phb;
  623. PCIBonitoState *s;
  624. PCIDevice *d;
  625. dev = qdev_new(TYPE_BONITO_PCI_HOST_BRIDGE);
  626. phb = PCI_HOST_BRIDGE(dev);
  627. pcihost = BONITO_PCI_HOST_BRIDGE(dev);
  628. pcihost->pic = pic;
  629. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  630. d = pci_new(PCI_DEVFN(0, 0), TYPE_PCI_BONITO);
  631. s = PCI_BONITO(d);
  632. s->pcihost = pcihost;
  633. pcihost->pci_dev = s;
  634. pci_realize_and_unref(d, phb->bus, &error_fatal);
  635. return phb->bus;
  636. }
  637. static void bonito_pci_class_init(ObjectClass *klass, void *data)
  638. {
  639. DeviceClass *dc = DEVICE_CLASS(klass);
  640. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  641. ResettableClass *rc = RESETTABLE_CLASS(klass);
  642. rc->phases.hold = bonito_reset_hold;
  643. k->realize = bonito_pci_realize;
  644. k->vendor_id = 0xdf53;
  645. k->device_id = 0x00d5;
  646. k->revision = 0x01;
  647. k->class_id = PCI_CLASS_BRIDGE_HOST;
  648. dc->desc = "Host bridge";
  649. dc->vmsd = &vmstate_bonito;
  650. /*
  651. * PCI-facing part of the host bridge, not usable without the
  652. * host-facing part, which can't be device_add'ed, yet.
  653. */
  654. dc->user_creatable = false;
  655. }
  656. static const TypeInfo bonito_pci_info = {
  657. .name = TYPE_PCI_BONITO,
  658. .parent = TYPE_PCI_DEVICE,
  659. .instance_size = sizeof(PCIBonitoState),
  660. .class_init = bonito_pci_class_init,
  661. .interfaces = (InterfaceInfo[]) {
  662. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  663. { },
  664. },
  665. };
  666. static void bonito_host_class_init(ObjectClass *klass, void *data)
  667. {
  668. DeviceClass *dc = DEVICE_CLASS(klass);
  669. dc->realize = bonito_host_realize;
  670. }
  671. static const TypeInfo bonito_host_info = {
  672. .name = TYPE_BONITO_PCI_HOST_BRIDGE,
  673. .parent = TYPE_PCI_HOST_BRIDGE,
  674. .instance_size = sizeof(BonitoState),
  675. .class_init = bonito_host_class_init,
  676. };
  677. static void bonito_register_types(void)
  678. {
  679. type_register_static(&bonito_host_info);
  680. type_register_static(&bonito_pci_info);
  681. }
  682. type_init(bonito_register_types)