generic_nommu.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * Generic simulator target with no MMU or devices. This emulation is
  3. * compatible with the libgloss qemu-hosted.ld linker script for using
  4. * QEMU as an instruction set simulator.
  5. *
  6. * Copyright (c) 2018-2019 Mentor Graphics
  7. *
  8. * Copyright (c) 2016 Marek Vasut <marek.vasut@gmail.com>
  9. *
  10. * Based on LabX device code
  11. *
  12. * Copyright (c) 2012 Chris Wulff <crwulff@gmail.com>
  13. *
  14. * This library is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU Lesser General Public
  16. * License as published by the Free Software Foundation; either
  17. * version 2.1 of the License, or (at your option) any later version.
  18. *
  19. * This library is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  22. * Lesser General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU Lesser General Public
  25. * License along with this library; if not, see
  26. * <http://www.gnu.org/licenses/lgpl-2.1.html>
  27. */
  28. #include "qemu/osdep.h"
  29. #include "qapi/error.h"
  30. #include "hw/char/serial.h"
  31. #include "hw/boards.h"
  32. #include "exec/memory.h"
  33. #include "exec/address-spaces.h"
  34. #include "qemu/config-file.h"
  35. #include "boot.h"
  36. #define BINARY_DEVICE_TREE_FILE "generic-nommu.dtb"
  37. static void nios2_generic_nommu_init(MachineState *machine)
  38. {
  39. Nios2CPU *cpu;
  40. MemoryRegion *address_space_mem = get_system_memory();
  41. MemoryRegion *phys_tcm = g_new(MemoryRegion, 1);
  42. MemoryRegion *phys_tcm_alias = g_new(MemoryRegion, 1);
  43. MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
  44. MemoryRegion *phys_ram_alias = g_new(MemoryRegion, 1);
  45. ram_addr_t tcm_base = 0x0;
  46. ram_addr_t tcm_size = 0x1000; /* 1 kiB, but QEMU limit is 4 kiB */
  47. ram_addr_t ram_base = 0x10000000;
  48. ram_addr_t ram_size = 0x08000000;
  49. /* Physical TCM (tb_ram_1k) with alias at 0xc0000000 */
  50. memory_region_init_ram(phys_tcm, NULL, "nios2.tcm", tcm_size,
  51. &error_abort);
  52. memory_region_init_alias(phys_tcm_alias, NULL, "nios2.tcm.alias",
  53. phys_tcm, 0, tcm_size);
  54. memory_region_add_subregion(address_space_mem, tcm_base, phys_tcm);
  55. memory_region_add_subregion(address_space_mem, 0xc0000000 + tcm_base,
  56. phys_tcm_alias);
  57. /* Physical DRAM with alias at 0xc0000000 */
  58. memory_region_init_ram(phys_ram, NULL, "nios2.ram", ram_size,
  59. &error_abort);
  60. memory_region_init_alias(phys_ram_alias, NULL, "nios2.ram.alias",
  61. phys_ram, 0, ram_size);
  62. memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
  63. memory_region_add_subregion(address_space_mem, 0xc0000000 + ram_base,
  64. phys_ram_alias);
  65. cpu = NIOS2_CPU(cpu_create(TYPE_NIOS2_CPU));
  66. /* Remove MMU */
  67. cpu->mmu_present = false;
  68. /* Reset vector is the first 32 bytes of RAM. */
  69. cpu->reset_addr = ram_base;
  70. /* The interrupt vector comes right after reset. */
  71. cpu->exception_addr = ram_base + 0x20;
  72. /*
  73. * The linker script does have a TLB miss memory region declared,
  74. * but this should never be used with no MMU.
  75. */
  76. cpu->fast_tlb_miss_addr = 0x7fff400;
  77. nios2_load_kernel(cpu, ram_base, ram_size, machine->initrd_filename,
  78. BINARY_DEVICE_TREE_FILE, NULL);
  79. }
  80. static void nios2_generic_nommu_machine_init(struct MachineClass *mc)
  81. {
  82. mc->desc = "Generic NOMMU Nios II design";
  83. mc->init = nios2_generic_nommu_init;
  84. }
  85. DEFINE_MACHINE("nios2-generic-nommu", nios2_generic_nommu_machine_init);