isa-superio.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Generic ISA Super I/O
  3. *
  4. * Copyright (c) 2010-2012 Herve Poussineau
  5. * Copyright (c) 2011-2012 Andreas Färber
  6. * Copyright (c) 2018 Philippe Mathieu-Daudé
  7. *
  8. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  9. * See the COPYING file in the top-level directory.
  10. * SPDX-License-Identifier: GPL-2.0-or-later
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qemu/error-report.h"
  14. #include "qemu/module.h"
  15. #include "qapi/error.h"
  16. #include "sysemu/blockdev.h"
  17. #include "chardev/char.h"
  18. #include "hw/block/fdc.h"
  19. #include "hw/isa/superio.h"
  20. #include "hw/qdev-properties.h"
  21. #include "hw/input/i8042.h"
  22. #include "hw/char/serial.h"
  23. #include "trace.h"
  24. static void isa_superio_realize(DeviceState *dev, Error **errp)
  25. {
  26. ISASuperIODevice *sio = ISA_SUPERIO(dev);
  27. ISASuperIOClass *k = ISA_SUPERIO_GET_CLASS(sio);
  28. ISABus *bus = isa_bus_from_device(ISA_DEVICE(dev));
  29. ISADevice *isa;
  30. DeviceState *d;
  31. Chardev *chr;
  32. DriveInfo *fd[MAX_FD];
  33. char *name;
  34. int i;
  35. /* Parallel port */
  36. for (i = 0; i < k->parallel.count; i++) {
  37. if (i >= ARRAY_SIZE(sio->parallel)) {
  38. warn_report("superio: ignoring %td parallel controllers",
  39. k->parallel.count - ARRAY_SIZE(sio->parallel));
  40. break;
  41. }
  42. if (!k->parallel.is_enabled || k->parallel.is_enabled(sio, i)) {
  43. /* FIXME use a qdev chardev prop instead of parallel_hds[] */
  44. chr = parallel_hds[i];
  45. if (chr == NULL) {
  46. name = g_strdup_printf("discarding-parallel%d", i);
  47. chr = qemu_chr_new(name, "null", NULL);
  48. } else {
  49. name = g_strdup_printf("parallel%d", i);
  50. }
  51. isa = isa_new("isa-parallel");
  52. d = DEVICE(isa);
  53. qdev_prop_set_uint32(d, "index", i);
  54. if (k->parallel.get_iobase) {
  55. qdev_prop_set_uint32(d, "iobase",
  56. k->parallel.get_iobase(sio, i));
  57. }
  58. if (k->parallel.get_irq) {
  59. qdev_prop_set_uint32(d, "irq", k->parallel.get_irq(sio, i));
  60. }
  61. qdev_prop_set_chr(d, "chardev", chr);
  62. object_property_add_child(OBJECT(dev), name, OBJECT(isa));
  63. isa_realize_and_unref(isa, bus, &error_fatal);
  64. sio->parallel[i] = isa;
  65. trace_superio_create_parallel(i,
  66. k->parallel.get_iobase ?
  67. k->parallel.get_iobase(sio, i) : -1,
  68. k->parallel.get_irq ?
  69. k->parallel.get_irq(sio, i) : -1);
  70. g_free(name);
  71. }
  72. }
  73. /* Serial */
  74. for (i = 0; i < k->serial.count; i++) {
  75. if (i >= ARRAY_SIZE(sio->serial)) {
  76. warn_report("superio: ignoring %td serial controllers",
  77. k->serial.count - ARRAY_SIZE(sio->serial));
  78. break;
  79. }
  80. if (!k->serial.is_enabled || k->serial.is_enabled(sio, i)) {
  81. /* FIXME use a qdev chardev prop instead of serial_hd() */
  82. chr = serial_hd(i);
  83. if (chr == NULL) {
  84. name = g_strdup_printf("discarding-serial%d", i);
  85. chr = qemu_chr_new(name, "null", NULL);
  86. } else {
  87. name = g_strdup_printf("serial%d", i);
  88. }
  89. isa = isa_new(TYPE_ISA_SERIAL);
  90. d = DEVICE(isa);
  91. qdev_prop_set_uint32(d, "index", i);
  92. if (k->serial.get_iobase) {
  93. qdev_prop_set_uint32(d, "iobase",
  94. k->serial.get_iobase(sio, i));
  95. }
  96. if (k->serial.get_irq) {
  97. qdev_prop_set_uint32(d, "irq", k->serial.get_irq(sio, i));
  98. }
  99. qdev_prop_set_chr(d, "chardev", chr);
  100. object_property_add_child(OBJECT(dev), name, OBJECT(isa));
  101. isa_realize_and_unref(isa, bus, &error_fatal);
  102. sio->serial[i] = isa;
  103. trace_superio_create_serial(i,
  104. k->serial.get_iobase ?
  105. k->serial.get_iobase(sio, i) : -1,
  106. k->serial.get_irq ?
  107. k->serial.get_irq(sio, i) : -1);
  108. g_free(name);
  109. }
  110. }
  111. /* Floppy disc */
  112. if (!k->floppy.is_enabled || k->floppy.is_enabled(sio, 0)) {
  113. isa = isa_new(TYPE_ISA_FDC);
  114. d = DEVICE(isa);
  115. if (k->floppy.get_iobase) {
  116. qdev_prop_set_uint32(d, "iobase", k->floppy.get_iobase(sio, 0));
  117. }
  118. if (k->floppy.get_irq) {
  119. qdev_prop_set_uint32(d, "irq", k->floppy.get_irq(sio, 0));
  120. }
  121. /* FIXME use a qdev drive property instead of drive_get() */
  122. for (i = 0; i < MAX_FD; i++) {
  123. fd[i] = drive_get(IF_FLOPPY, 0, i);
  124. }
  125. object_property_add_child(OBJECT(sio), "isa-fdc", OBJECT(isa));
  126. isa_realize_and_unref(isa, bus, &error_fatal);
  127. isa_fdc_init_drives(isa, fd);
  128. sio->floppy = isa;
  129. trace_superio_create_floppy(0,
  130. k->floppy.get_iobase ?
  131. k->floppy.get_iobase(sio, 0) : -1,
  132. k->floppy.get_irq ?
  133. k->floppy.get_irq(sio, 0) : -1);
  134. }
  135. /* Keyboard, mouse */
  136. isa = isa_new(TYPE_I8042);
  137. object_property_add_child(OBJECT(sio), TYPE_I8042, OBJECT(isa));
  138. isa_realize_and_unref(isa, bus, &error_fatal);
  139. sio->kbc = isa;
  140. /* IDE */
  141. if (k->ide.count && (!k->ide.is_enabled || k->ide.is_enabled(sio, 0))) {
  142. isa = isa_new("isa-ide");
  143. d = DEVICE(isa);
  144. if (k->ide.get_iobase) {
  145. qdev_prop_set_uint32(d, "iobase", k->ide.get_iobase(sio, 0));
  146. }
  147. if (k->ide.get_iobase) {
  148. qdev_prop_set_uint32(d, "iobase2", k->ide.get_iobase(sio, 1));
  149. }
  150. if (k->ide.get_irq) {
  151. qdev_prop_set_uint32(d, "irq", k->ide.get_irq(sio, 0));
  152. }
  153. object_property_add_child(OBJECT(sio), "isa-ide", OBJECT(isa));
  154. isa_realize_and_unref(isa, bus, &error_fatal);
  155. sio->ide = isa;
  156. trace_superio_create_ide(0,
  157. k->ide.get_iobase ?
  158. k->ide.get_iobase(sio, 0) : -1,
  159. k->ide.get_irq ?
  160. k->ide.get_irq(sio, 0) : -1);
  161. }
  162. }
  163. static void isa_superio_class_init(ObjectClass *oc, void *data)
  164. {
  165. DeviceClass *dc = DEVICE_CLASS(oc);
  166. dc->realize = isa_superio_realize;
  167. /* Reason: Uses parallel_hds[0] in realize(), so it can't be used twice */
  168. dc->user_creatable = false;
  169. }
  170. static const TypeInfo isa_superio_type_info = {
  171. .name = TYPE_ISA_SUPERIO,
  172. .parent = TYPE_ISA_DEVICE,
  173. .abstract = true,
  174. .class_size = sizeof(ISASuperIOClass),
  175. .class_init = isa_superio_class_init,
  176. };
  177. /* SMS FDC37M817 Super I/O */
  178. static void fdc37m81x_class_init(ObjectClass *klass, void *data)
  179. {
  180. ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
  181. sc->serial.count = 2; /* NS16C550A */
  182. sc->parallel.count = 1;
  183. sc->floppy.count = 1; /* SMSC 82077AA Compatible */
  184. sc->ide.count = 0;
  185. }
  186. static const TypeInfo fdc37m81x_type_info = {
  187. .name = TYPE_FDC37M81X_SUPERIO,
  188. .parent = TYPE_ISA_SUPERIO,
  189. .instance_size = sizeof(ISASuperIODevice),
  190. .class_init = fdc37m81x_class_init,
  191. };
  192. static void isa_superio_register_types(void)
  193. {
  194. type_register_static(&isa_superio_type_info);
  195. type_register_static(&fdc37m81x_type_info);
  196. }
  197. type_init(isa_superio_register_types)