a15mpcore.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * Cortex-A15MPCore internal peripheral emulation.
  3. *
  4. * Copyright (c) 2012 Linaro Limited.
  5. * Written by Peter Maydell.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "qemu/module.h"
  23. #include "hw/cpu/a15mpcore.h"
  24. #include "hw/irq.h"
  25. #include "hw/qdev-properties.h"
  26. #include "sysemu/kvm.h"
  27. #include "kvm_arm.h"
  28. static void a15mp_priv_set_irq(void *opaque, int irq, int level)
  29. {
  30. A15MPPrivState *s = (A15MPPrivState *)opaque;
  31. qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
  32. }
  33. static void a15mp_priv_initfn(Object *obj)
  34. {
  35. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  36. A15MPPrivState *s = A15MPCORE_PRIV(obj);
  37. memory_region_init(&s->container, obj, "a15mp-priv-container", 0x8000);
  38. sysbus_init_mmio(sbd, &s->container);
  39. object_initialize_child(obj, "gic", &s->gic, gic_class_name());
  40. qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
  41. }
  42. static void a15mp_priv_realize(DeviceState *dev, Error **errp)
  43. {
  44. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  45. A15MPPrivState *s = A15MPCORE_PRIV(dev);
  46. DeviceState *gicdev;
  47. SysBusDevice *busdev;
  48. int i;
  49. bool has_el3;
  50. bool has_el2 = false;
  51. Object *cpuobj;
  52. gicdev = DEVICE(&s->gic);
  53. qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
  54. qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
  55. if (!kvm_irqchip_in_kernel()) {
  56. /* Make the GIC's TZ support match the CPUs. We assume that
  57. * either all the CPUs have TZ, or none do.
  58. */
  59. cpuobj = OBJECT(qemu_get_cpu(0));
  60. has_el3 = object_property_find(cpuobj, "has_el3") &&
  61. object_property_get_bool(cpuobj, "has_el3", &error_abort);
  62. qdev_prop_set_bit(gicdev, "has-security-extensions", has_el3);
  63. /* Similarly for virtualization support */
  64. has_el2 = object_property_find(cpuobj, "has_el2") &&
  65. object_property_get_bool(cpuobj, "has_el2", &error_abort);
  66. qdev_prop_set_bit(gicdev, "has-virtualization-extensions", has_el2);
  67. }
  68. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
  69. return;
  70. }
  71. busdev = SYS_BUS_DEVICE(&s->gic);
  72. /* Pass through outbound IRQ lines from the GIC */
  73. sysbus_pass_irq(sbd, busdev);
  74. /* Pass through inbound GPIO lines to the GIC */
  75. qdev_init_gpio_in(dev, a15mp_priv_set_irq, s->num_irq - 32);
  76. /* Wire the outputs from each CPU's generic timer to the
  77. * appropriate GIC PPI inputs
  78. */
  79. for (i = 0; i < s->num_cpu; i++) {
  80. DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
  81. int ppibase = s->num_irq - 32 + i * 32;
  82. int irq;
  83. /* Mapping from the output timer irq lines from the CPU to the
  84. * GIC PPI inputs used on the A15:
  85. */
  86. const int timer_irq[] = {
  87. [GTIMER_PHYS] = 30,
  88. [GTIMER_VIRT] = 27,
  89. [GTIMER_HYP] = 26,
  90. [GTIMER_SEC] = 29,
  91. };
  92. for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) {
  93. qdev_connect_gpio_out(cpudev, irq,
  94. qdev_get_gpio_in(gicdev,
  95. ppibase + timer_irq[irq]));
  96. }
  97. if (has_el2) {
  98. /* Connect the GIC maintenance interrupt to PPI ID 25 */
  99. sysbus_connect_irq(SYS_BUS_DEVICE(gicdev), i + 4 * s->num_cpu,
  100. qdev_get_gpio_in(gicdev, ppibase + 25));
  101. }
  102. }
  103. /* Memory map (addresses are offsets from PERIPHBASE):
  104. * 0x0000-0x0fff -- reserved
  105. * 0x1000-0x1fff -- GIC Distributor
  106. * 0x2000-0x3fff -- GIC CPU interface
  107. * 0x4000-0x4fff -- GIC virtual interface control for this CPU
  108. * 0x5000-0x51ff -- GIC virtual interface control for CPU 0
  109. * 0x5200-0x53ff -- GIC virtual interface control for CPU 1
  110. * 0x5400-0x55ff -- GIC virtual interface control for CPU 2
  111. * 0x5600-0x57ff -- GIC virtual interface control for CPU 3
  112. * 0x6000-0x7fff -- GIC virtual CPU interface
  113. */
  114. memory_region_add_subregion(&s->container, 0x1000,
  115. sysbus_mmio_get_region(busdev, 0));
  116. memory_region_add_subregion(&s->container, 0x2000,
  117. sysbus_mmio_get_region(busdev, 1));
  118. if (has_el2) {
  119. memory_region_add_subregion(&s->container, 0x4000,
  120. sysbus_mmio_get_region(busdev, 2));
  121. memory_region_add_subregion(&s->container, 0x6000,
  122. sysbus_mmio_get_region(busdev, 3));
  123. for (i = 0; i < s->num_cpu; i++) {
  124. hwaddr base = 0x5000 + i * 0x200;
  125. MemoryRegion *mr = sysbus_mmio_get_region(busdev,
  126. 4 + s->num_cpu + i);
  127. memory_region_add_subregion(&s->container, base, mr);
  128. }
  129. }
  130. }
  131. static Property a15mp_priv_properties[] = {
  132. DEFINE_PROP_UINT32("num-cpu", A15MPPrivState, num_cpu, 1),
  133. /* The Cortex-A15MP may have anything from 0 to 224 external interrupt
  134. * IRQ lines (with another 32 internal). We default to 128+32, which
  135. * is the number provided by the Cortex-A15MP test chip in the
  136. * Versatile Express A15 development board.
  137. * Other boards may differ and should set this property appropriately.
  138. */
  139. DEFINE_PROP_UINT32("num-irq", A15MPPrivState, num_irq, 160),
  140. DEFINE_PROP_END_OF_LIST(),
  141. };
  142. static void a15mp_priv_class_init(ObjectClass *klass, void *data)
  143. {
  144. DeviceClass *dc = DEVICE_CLASS(klass);
  145. dc->realize = a15mp_priv_realize;
  146. device_class_set_props(dc, a15mp_priv_properties);
  147. /* We currently have no savable state */
  148. }
  149. static const TypeInfo a15mp_priv_info = {
  150. .name = TYPE_A15MPCORE_PRIV,
  151. .parent = TYPE_SYS_BUS_DEVICE,
  152. .instance_size = sizeof(A15MPPrivState),
  153. .instance_init = a15mp_priv_initfn,
  154. .class_init = a15mp_priv_class_init,
  155. };
  156. static void a15mp_register_types(void)
  157. {
  158. type_register_static(&a15mp_priv_info);
  159. }
  160. type_init(a15mp_register_types)