cxl.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * CXL ACPI Implementation
  3. *
  4. * Copyright(C) 2020 Intel Corporation.
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>
  18. */
  19. #include "qemu/osdep.h"
  20. #include "hw/sysbus.h"
  21. #include "hw/pci/pci_bridge.h"
  22. #include "hw/pci/pci_host.h"
  23. #include "hw/cxl/cxl.h"
  24. #include "hw/mem/memory-device.h"
  25. #include "hw/acpi/acpi.h"
  26. #include "hw/acpi/aml-build.h"
  27. #include "hw/acpi/bios-linker-loader.h"
  28. #include "hw/acpi/cxl.h"
  29. #include "qapi/error.h"
  30. #include "qemu/uuid.h"
  31. static void cedt_build_chbs(GArray *table_data, PXBDev *cxl)
  32. {
  33. SysBusDevice *sbd = SYS_BUS_DEVICE(cxl->cxl.cxl_host_bridge);
  34. struct MemoryRegion *mr = sbd->mmio[0].memory;
  35. /* Type */
  36. build_append_int_noprefix(table_data, 0, 1);
  37. /* Reserved */
  38. build_append_int_noprefix(table_data, 0, 1);
  39. /* Record Length */
  40. build_append_int_noprefix(table_data, 32, 2);
  41. /* UID - currently equal to bus number */
  42. build_append_int_noprefix(table_data, cxl->bus_nr, 4);
  43. /* Version */
  44. build_append_int_noprefix(table_data, 1, 4);
  45. /* Reserved */
  46. build_append_int_noprefix(table_data, 0, 4);
  47. /* Base - subregion within a container that is in PA space */
  48. build_append_int_noprefix(table_data, mr->container->addr + mr->addr, 8);
  49. /* Length */
  50. build_append_int_noprefix(table_data, memory_region_size(mr), 8);
  51. }
  52. /*
  53. * CFMWS entries in CXL 2.0 ECN: CEDT CFMWS & QTG _DSM.
  54. * Interleave ways encoding in CXL 2.0 ECN: 3, 6, 12 and 16-way memory
  55. * interleaving.
  56. */
  57. static void cedt_build_cfmws(GArray *table_data, CXLState *cxls)
  58. {
  59. GList *it;
  60. for (it = cxls->fixed_windows; it; it = it->next) {
  61. CXLFixedWindow *fw = it->data;
  62. int i;
  63. /* Type */
  64. build_append_int_noprefix(table_data, 1, 1);
  65. /* Reserved */
  66. build_append_int_noprefix(table_data, 0, 1);
  67. /* Record Length */
  68. build_append_int_noprefix(table_data, 36 + 4 * fw->num_targets, 2);
  69. /* Reserved */
  70. build_append_int_noprefix(table_data, 0, 4);
  71. /* Base HPA */
  72. build_append_int_noprefix(table_data, fw->mr.addr, 8);
  73. /* Window Size */
  74. build_append_int_noprefix(table_data, fw->size, 8);
  75. /* Host Bridge Interleave Ways */
  76. build_append_int_noprefix(table_data, fw->enc_int_ways, 1);
  77. /* Host Bridge Interleave Arithmetic */
  78. build_append_int_noprefix(table_data, 0, 1);
  79. /* Reserved */
  80. build_append_int_noprefix(table_data, 0, 2);
  81. /* Host Bridge Interleave Granularity */
  82. build_append_int_noprefix(table_data, fw->enc_int_gran, 4);
  83. /* Window Restrictions */
  84. build_append_int_noprefix(table_data, 0x0f, 2); /* No restrictions */
  85. /* QTG ID */
  86. build_append_int_noprefix(table_data, 0, 2);
  87. /* Host Bridge List (list of UIDs - currently bus_nr) */
  88. for (i = 0; i < fw->num_targets; i++) {
  89. g_assert(fw->target_hbs[i]);
  90. build_append_int_noprefix(table_data, fw->target_hbs[i]->bus_nr, 4);
  91. }
  92. }
  93. }
  94. static int cxl_foreach_pxb_hb(Object *obj, void *opaque)
  95. {
  96. Aml *cedt = opaque;
  97. if (object_dynamic_cast(obj, TYPE_PXB_CXL_DEVICE)) {
  98. cedt_build_chbs(cedt->buf, PXB_CXL_DEV(obj));
  99. }
  100. return 0;
  101. }
  102. void cxl_build_cedt(GArray *table_offsets, GArray *table_data,
  103. BIOSLinker *linker, const char *oem_id,
  104. const char *oem_table_id, CXLState *cxl_state)
  105. {
  106. Aml *cedt;
  107. AcpiTable table = { .sig = "CEDT", .rev = 1, .oem_id = oem_id,
  108. .oem_table_id = oem_table_id };
  109. acpi_add_table(table_offsets, table_data);
  110. acpi_table_begin(&table, table_data);
  111. cedt = init_aml_allocator();
  112. /* reserve space for CEDT header */
  113. object_child_foreach_recursive(object_get_root(), cxl_foreach_pxb_hb, cedt);
  114. cedt_build_cfmws(cedt->buf, cxl_state);
  115. /* copy AML table into ACPI tables blob and patch header there */
  116. g_array_append_vals(table_data, cedt->buf->data, cedt->buf->len);
  117. free_aml_allocator();
  118. acpi_table_end(linker, &table);
  119. }
  120. static Aml *__build_cxl_osc_method(void)
  121. {
  122. Aml *method, *if_uuid, *else_uuid, *if_arg1_not_1, *if_cxl, *if_caps_masked;
  123. Aml *a_ctrl = aml_local(0);
  124. Aml *a_cdw1 = aml_name("CDW1");
  125. method = aml_method("_OSC", 4, AML_NOTSERIALIZED);
  126. /* CDW1 is used for the return value so is present whether or not a match occurs */
  127. aml_append(method, aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1"));
  128. /*
  129. * Generate shared section between:
  130. * CXL 2.0 - 9.14.2.1.4 and
  131. * PCI Firmware Specification 3.0
  132. * 4.5.1. _OSC Interface for PCI Host Bridge Devices
  133. * The _OSC interface for a PCI/PCI-X/PCI Express hierarchy is
  134. * identified by the Universal Unique IDentifier (UUID)
  135. * 33DB4D5B-1FF7-401C-9657-7441C03DD766
  136. * The _OSC interface for a CXL Host bridge is
  137. * identified by the UUID 68F2D50B-C469-4D8A-BD3D-941A103FD3FC
  138. * A CXL Host bridge is compatible with a PCI host bridge so
  139. * for the shared section match both.
  140. */
  141. if_uuid = aml_if(
  142. aml_lor(aml_equal(aml_arg(0),
  143. aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766")),
  144. aml_equal(aml_arg(0),
  145. aml_touuid("68F2D50B-C469-4D8A-BD3D-941A103FD3FC"))));
  146. aml_append(if_uuid, aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2"));
  147. aml_append(if_uuid, aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3"));
  148. aml_append(if_uuid, aml_store(aml_name("CDW3"), a_ctrl));
  149. /*
  150. *
  151. * Allows OS control for all 5 features:
  152. * PCIeHotplug SHPCHotplug PME AER PCIeCapability
  153. */
  154. aml_append(if_uuid, aml_and(a_ctrl, aml_int(0x1F), a_ctrl));
  155. /*
  156. * Check _OSC revision.
  157. * PCI Firmware specification 3.3 and CXL 2.0 both use revision 1
  158. * Unknown Revision is CDW1 - BIT (3)
  159. */
  160. if_arg1_not_1 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(0x1))));
  161. aml_append(if_arg1_not_1, aml_or(a_cdw1, aml_int(0x08), a_cdw1));
  162. aml_append(if_uuid, if_arg1_not_1);
  163. if_caps_masked = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), a_ctrl)));
  164. /* Capability bits were masked */
  165. aml_append(if_caps_masked, aml_or(a_cdw1, aml_int(0x10), a_cdw1));
  166. aml_append(if_uuid, if_caps_masked);
  167. aml_append(if_uuid, aml_store(aml_name("CDW2"), aml_name("SUPP")));
  168. aml_append(if_uuid, aml_store(aml_name("CDW3"), aml_name("CTRL")));
  169. /* Update DWORD3 (the return value) */
  170. aml_append(if_uuid, aml_store(a_ctrl, aml_name("CDW3")));
  171. /* CXL only section as per CXL 2.0 - 9.14.2.1.4 */
  172. if_cxl = aml_if(aml_equal(
  173. aml_arg(0), aml_touuid("68F2D50B-C469-4D8A-BD3D-941A103FD3FC")));
  174. /* CXL support field */
  175. aml_append(if_cxl, aml_create_dword_field(aml_arg(3), aml_int(12), "CDW4"));
  176. /* CXL capabilities */
  177. aml_append(if_cxl, aml_create_dword_field(aml_arg(3), aml_int(16), "CDW5"));
  178. aml_append(if_cxl, aml_store(aml_name("CDW4"), aml_name("SUPC")));
  179. aml_append(if_cxl, aml_store(aml_name("CDW5"), aml_name("CTRC")));
  180. /* CXL 2.0 Port/Device Register access */
  181. aml_append(if_cxl,
  182. aml_or(aml_name("CDW5"), aml_int(0x1), aml_name("CDW5")));
  183. aml_append(if_uuid, if_cxl);
  184. aml_append(if_uuid, aml_return(aml_arg(3)));
  185. aml_append(method, if_uuid);
  186. /*
  187. * If no UUID matched, return Unrecognized UUID via Arg3 DWord 1
  188. * ACPI 6.4 - 6.2.11
  189. * Unrecognised UUID - BIT(2)
  190. */
  191. else_uuid = aml_else();
  192. aml_append(else_uuid,
  193. aml_or(aml_name("CDW1"), aml_int(0x4), aml_name("CDW1")));
  194. aml_append(else_uuid, aml_return(aml_arg(3)));
  195. aml_append(method, else_uuid);
  196. return method;
  197. }
  198. void build_cxl_osc_method(Aml *dev)
  199. {
  200. aml_append(dev, aml_name_decl("SUPP", aml_int(0)));
  201. aml_append(dev, aml_name_decl("CTRL", aml_int(0)));
  202. aml_append(dev, aml_name_decl("SUPC", aml_int(0)));
  203. aml_append(dev, aml_name_decl("CTRC", aml_int(0)));
  204. aml_append(dev, __build_cxl_osc_method());
  205. }