kvm.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. /*
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License, version 2, as
  5. * published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  15. *
  16. * Copyright IBM Corp. 2007
  17. *
  18. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  19. */
  20. #ifndef __LINUX_KVM_POWERPC_H
  21. #define __LINUX_KVM_POWERPC_H
  22. #include <linux/types.h>
  23. /* Select powerpc specific features in <linux/kvm.h> */
  24. #define __KVM_HAVE_SPAPR_TCE
  25. #define __KVM_HAVE_PPC_SMT
  26. #define __KVM_HAVE_IRQCHIP
  27. #define __KVM_HAVE_IRQ_LINE
  28. /* Not always available, but if it is, this is the correct offset. */
  29. #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
  30. struct kvm_regs {
  31. __u64 pc;
  32. __u64 cr;
  33. __u64 ctr;
  34. __u64 lr;
  35. __u64 xer;
  36. __u64 msr;
  37. __u64 srr0;
  38. __u64 srr1;
  39. __u64 pid;
  40. __u64 sprg0;
  41. __u64 sprg1;
  42. __u64 sprg2;
  43. __u64 sprg3;
  44. __u64 sprg4;
  45. __u64 sprg5;
  46. __u64 sprg6;
  47. __u64 sprg7;
  48. __u64 gpr[32];
  49. };
  50. #define KVM_SREGS_E_IMPL_NONE 0
  51. #define KVM_SREGS_E_IMPL_FSL 1
  52. #define KVM_SREGS_E_FSL_PIDn (1 << 0) /* PID1/PID2 */
  53. /* flags for kvm_run.flags */
  54. #define KVM_RUN_PPC_NMI_DISP_MASK (3 << 0)
  55. #define KVM_RUN_PPC_NMI_DISP_FULLY_RECOV (1 << 0)
  56. #define KVM_RUN_PPC_NMI_DISP_LIMITED_RECOV (2 << 0)
  57. #define KVM_RUN_PPC_NMI_DISP_NOT_RECOV (3 << 0)
  58. /*
  59. * Feature bits indicate which sections of the sregs struct are valid,
  60. * both in KVM_GET_SREGS and KVM_SET_SREGS. On KVM_SET_SREGS, registers
  61. * corresponding to unset feature bits will not be modified. This allows
  62. * restoring a checkpoint made without that feature, while keeping the
  63. * default values of the new registers.
  64. *
  65. * KVM_SREGS_E_BASE contains:
  66. * CSRR0/1 (refers to SRR2/3 on 40x)
  67. * ESR
  68. * DEAR
  69. * MCSR
  70. * TSR
  71. * TCR
  72. * DEC
  73. * TB
  74. * VRSAVE (USPRG0)
  75. */
  76. #define KVM_SREGS_E_BASE (1 << 0)
  77. /*
  78. * KVM_SREGS_E_ARCH206 contains:
  79. *
  80. * PIR
  81. * MCSRR0/1
  82. * DECAR
  83. * IVPR
  84. */
  85. #define KVM_SREGS_E_ARCH206 (1 << 1)
  86. /*
  87. * Contains EPCR, plus the upper half of 64-bit registers
  88. * that are 32-bit on 32-bit implementations.
  89. */
  90. #define KVM_SREGS_E_64 (1 << 2)
  91. #define KVM_SREGS_E_SPRG8 (1 << 3)
  92. #define KVM_SREGS_E_MCIVPR (1 << 4)
  93. /*
  94. * IVORs are used -- contains IVOR0-15, plus additional IVORs
  95. * in combination with an appropriate feature bit.
  96. */
  97. #define KVM_SREGS_E_IVOR (1 << 5)
  98. /*
  99. * Contains MAS0-4, MAS6-7, TLBnCFG, MMUCFG.
  100. * Also TLBnPS if MMUCFG[MAVN] = 1.
  101. */
  102. #define KVM_SREGS_E_ARCH206_MMU (1 << 6)
  103. /* DBSR, DBCR, IAC, DAC, DVC */
  104. #define KVM_SREGS_E_DEBUG (1 << 7)
  105. /* Enhanced debug -- DSRR0/1, SPRG9 */
  106. #define KVM_SREGS_E_ED (1 << 8)
  107. /* Embedded Floating Point (SPE) -- IVOR32-34 if KVM_SREGS_E_IVOR */
  108. #define KVM_SREGS_E_SPE (1 << 9)
  109. /*
  110. * DEPRECATED! USE ONE_REG FOR THIS ONE!
  111. * External Proxy (EXP) -- EPR
  112. */
  113. #define KVM_SREGS_EXP (1 << 10)
  114. /* External PID (E.PD) -- EPSC/EPLC */
  115. #define KVM_SREGS_E_PD (1 << 11)
  116. /* Processor Control (E.PC) -- IVOR36-37 if KVM_SREGS_E_IVOR */
  117. #define KVM_SREGS_E_PC (1 << 12)
  118. /* Page table (E.PT) -- EPTCFG */
  119. #define KVM_SREGS_E_PT (1 << 13)
  120. /* Embedded Performance Monitor (E.PM) -- IVOR35 if KVM_SREGS_E_IVOR */
  121. #define KVM_SREGS_E_PM (1 << 14)
  122. /*
  123. * Special updates:
  124. *
  125. * Some registers may change even while a vcpu is not running.
  126. * To avoid losing these changes, by default these registers are
  127. * not updated by KVM_SET_SREGS. To force an update, set the bit
  128. * in u.e.update_special corresponding to the register to be updated.
  129. *
  130. * The update_special field is zero on return from KVM_GET_SREGS.
  131. *
  132. * When restoring a checkpoint, the caller can set update_special
  133. * to 0xffffffff to ensure that everything is restored, even new features
  134. * that the caller doesn't know about.
  135. */
  136. #define KVM_SREGS_E_UPDATE_MCSR (1 << 0)
  137. #define KVM_SREGS_E_UPDATE_TSR (1 << 1)
  138. #define KVM_SREGS_E_UPDATE_DEC (1 << 2)
  139. #define KVM_SREGS_E_UPDATE_DBSR (1 << 3)
  140. /*
  141. * In KVM_SET_SREGS, reserved/pad fields must be left untouched from a
  142. * previous KVM_GET_REGS.
  143. *
  144. * Unless otherwise indicated, setting any register with KVM_SET_SREGS
  145. * directly sets its value. It does not trigger any special semantics such
  146. * as write-one-to-clear. Calling KVM_SET_SREGS on an unmodified struct
  147. * just received from KVM_GET_SREGS is always a no-op.
  148. */
  149. struct kvm_sregs {
  150. __u32 pvr;
  151. union {
  152. struct {
  153. __u64 sdr1;
  154. struct {
  155. struct {
  156. __u64 slbe;
  157. __u64 slbv;
  158. } slb[64];
  159. } ppc64;
  160. struct {
  161. __u32 sr[16];
  162. __u64 ibat[8];
  163. __u64 dbat[8];
  164. } ppc32;
  165. } s;
  166. struct {
  167. union {
  168. struct { /* KVM_SREGS_E_IMPL_FSL */
  169. __u32 features; /* KVM_SREGS_E_FSL_ */
  170. __u32 svr;
  171. __u64 mcar;
  172. __u32 hid0;
  173. /* KVM_SREGS_E_FSL_PIDn */
  174. __u32 pid1, pid2;
  175. } fsl;
  176. __u8 pad[256];
  177. } impl;
  178. __u32 features; /* KVM_SREGS_E_ */
  179. __u32 impl_id; /* KVM_SREGS_E_IMPL_ */
  180. __u32 update_special; /* KVM_SREGS_E_UPDATE_ */
  181. __u32 pir; /* read-only */
  182. __u64 sprg8;
  183. __u64 sprg9; /* E.ED */
  184. __u64 csrr0;
  185. __u64 dsrr0; /* E.ED */
  186. __u64 mcsrr0;
  187. __u32 csrr1;
  188. __u32 dsrr1; /* E.ED */
  189. __u32 mcsrr1;
  190. __u32 esr;
  191. __u64 dear;
  192. __u64 ivpr;
  193. __u64 mcivpr;
  194. __u64 mcsr; /* KVM_SREGS_E_UPDATE_MCSR */
  195. __u32 tsr; /* KVM_SREGS_E_UPDATE_TSR */
  196. __u32 tcr;
  197. __u32 decar;
  198. __u32 dec; /* KVM_SREGS_E_UPDATE_DEC */
  199. /*
  200. * Userspace can read TB directly, but the
  201. * value reported here is consistent with "dec".
  202. *
  203. * Read-only.
  204. */
  205. __u64 tb;
  206. __u32 dbsr; /* KVM_SREGS_E_UPDATE_DBSR */
  207. __u32 dbcr[3];
  208. /*
  209. * iac/dac registers are 64bit wide, while this API
  210. * interface provides only lower 32 bits on 64 bit
  211. * processors. ONE_REG interface is added for 64bit
  212. * iac/dac registers.
  213. */
  214. __u32 iac[4];
  215. __u32 dac[2];
  216. __u32 dvc[2];
  217. __u8 num_iac; /* read-only */
  218. __u8 num_dac; /* read-only */
  219. __u8 num_dvc; /* read-only */
  220. __u8 pad;
  221. __u32 epr; /* EXP */
  222. __u32 vrsave; /* a.k.a. USPRG0 */
  223. __u32 epcr; /* KVM_SREGS_E_64 */
  224. __u32 mas0;
  225. __u32 mas1;
  226. __u64 mas2;
  227. __u64 mas7_3;
  228. __u32 mas4;
  229. __u32 mas6;
  230. __u32 ivor_low[16]; /* IVOR0-15 */
  231. __u32 ivor_high[18]; /* IVOR32+, plus room to expand */
  232. __u32 mmucfg; /* read-only */
  233. __u32 eptcfg; /* E.PT, read-only */
  234. __u32 tlbcfg[4];/* read-only */
  235. __u32 tlbps[4]; /* read-only */
  236. __u32 eplc, epsc; /* E.PD */
  237. } e;
  238. __u8 pad[1020];
  239. } u;
  240. };
  241. struct kvm_fpu {
  242. __u64 fpr[32];
  243. };
  244. /*
  245. * Defines for h/w breakpoint, watchpoint (read, write or both) and
  246. * software breakpoint.
  247. * These are used as "type" in KVM_SET_GUEST_DEBUG ioctl and "status"
  248. * for KVM_DEBUG_EXIT.
  249. */
  250. #define KVMPPC_DEBUG_NONE 0x0
  251. #define KVMPPC_DEBUG_BREAKPOINT (1UL << 1)
  252. #define KVMPPC_DEBUG_WATCH_WRITE (1UL << 2)
  253. #define KVMPPC_DEBUG_WATCH_READ (1UL << 3)
  254. struct kvm_debug_exit_arch {
  255. __u64 address;
  256. /*
  257. * exiting to userspace because of h/w breakpoint, watchpoint
  258. * (read, write or both) and software breakpoint.
  259. */
  260. __u32 status;
  261. __u32 reserved;
  262. };
  263. /* for KVM_SET_GUEST_DEBUG */
  264. struct kvm_guest_debug_arch {
  265. struct {
  266. /* H/W breakpoint/watchpoint address */
  267. __u64 addr;
  268. /*
  269. * Type denotes h/w breakpoint, read watchpoint, write
  270. * watchpoint or watchpoint (both read and write).
  271. */
  272. __u32 type;
  273. __u32 reserved;
  274. } bp[16];
  275. };
  276. /* Debug related defines */
  277. /*
  278. * kvm_guest_debug->control is a 32 bit field. The lower 16 bits are generic
  279. * and upper 16 bits are architecture specific. Architecture specific defines
  280. * that ioctl is for setting hardware breakpoint or software breakpoint.
  281. */
  282. #define KVM_GUESTDBG_USE_SW_BP 0x00010000
  283. #define KVM_GUESTDBG_USE_HW_BP 0x00020000
  284. /* definition of registers in kvm_run */
  285. struct kvm_sync_regs {
  286. };
  287. #define KVM_INTERRUPT_SET -1U
  288. #define KVM_INTERRUPT_UNSET -2U
  289. #define KVM_INTERRUPT_SET_LEVEL -3U
  290. #define KVM_CPU_440 1
  291. #define KVM_CPU_E500V2 2
  292. #define KVM_CPU_3S_32 3
  293. #define KVM_CPU_3S_64 4
  294. #define KVM_CPU_E500MC 5
  295. /* for KVM_CAP_SPAPR_TCE */
  296. struct kvm_create_spapr_tce {
  297. __u64 liobn;
  298. __u32 window_size;
  299. };
  300. /* for KVM_CAP_SPAPR_TCE_64 */
  301. struct kvm_create_spapr_tce_64 {
  302. __u64 liobn;
  303. __u32 page_shift;
  304. __u32 flags;
  305. __u64 offset; /* in pages */
  306. __u64 size; /* in pages */
  307. };
  308. /* for KVM_ALLOCATE_RMA */
  309. struct kvm_allocate_rma {
  310. __u64 rma_size;
  311. };
  312. /* for KVM_CAP_PPC_RTAS */
  313. struct kvm_rtas_token_args {
  314. char name[120];
  315. __u64 token; /* Use a token of 0 to undefine a mapping */
  316. };
  317. struct kvm_book3e_206_tlb_entry {
  318. __u32 mas8;
  319. __u32 mas1;
  320. __u64 mas2;
  321. __u64 mas7_3;
  322. };
  323. struct kvm_book3e_206_tlb_params {
  324. /*
  325. * For mmu types KVM_MMU_FSL_BOOKE_NOHV and KVM_MMU_FSL_BOOKE_HV:
  326. *
  327. * - The number of ways of TLB0 must be a power of two between 2 and
  328. * 16.
  329. * - TLB1 must be fully associative.
  330. * - The size of TLB0 must be a multiple of the number of ways, and
  331. * the number of sets must be a power of two.
  332. * - The size of TLB1 may not exceed 64 entries.
  333. * - TLB0 supports 4 KiB pages.
  334. * - The page sizes supported by TLB1 are as indicated by
  335. * TLB1CFG (if MMUCFG[MAVN] = 0) or TLB1PS (if MMUCFG[MAVN] = 1)
  336. * as returned by KVM_GET_SREGS.
  337. * - TLB2 and TLB3 are reserved, and their entries in tlb_sizes[]
  338. * and tlb_ways[] must be zero.
  339. *
  340. * tlb_ways[n] = tlb_sizes[n] means the array is fully associative.
  341. *
  342. * KVM will adjust TLBnCFG based on the sizes configured here,
  343. * though arrays greater than 2048 entries will have TLBnCFG[NENTRY]
  344. * set to zero.
  345. */
  346. __u32 tlb_sizes[4];
  347. __u32 tlb_ways[4];
  348. __u32 reserved[8];
  349. };
  350. /* For KVM_PPC_GET_HTAB_FD */
  351. struct kvm_get_htab_fd {
  352. __u64 flags;
  353. __u64 start_index;
  354. __u64 reserved[2];
  355. };
  356. /* Values for kvm_get_htab_fd.flags */
  357. #define KVM_GET_HTAB_BOLTED_ONLY ((__u64)0x1)
  358. #define KVM_GET_HTAB_WRITE ((__u64)0x2)
  359. /*
  360. * Data read on the file descriptor is formatted as a series of
  361. * records, each consisting of a header followed by a series of
  362. * `n_valid' HPTEs (16 bytes each), which are all valid. Following
  363. * those valid HPTEs there are `n_invalid' invalid HPTEs, which
  364. * are not represented explicitly in the stream. The same format
  365. * is used for writing.
  366. */
  367. struct kvm_get_htab_header {
  368. __u32 index;
  369. __u16 n_valid;
  370. __u16 n_invalid;
  371. };
  372. /* For KVM_PPC_CONFIGURE_V3_MMU */
  373. struct kvm_ppc_mmuv3_cfg {
  374. __u64 flags;
  375. __u64 process_table; /* second doubleword of partition table entry */
  376. };
  377. /* Flag values for KVM_PPC_CONFIGURE_V3_MMU */
  378. #define KVM_PPC_MMUV3_RADIX 1 /* 1 = radix mode, 0 = HPT */
  379. #define KVM_PPC_MMUV3_GTSE 2 /* global translation shootdown enb. */
  380. /* For KVM_PPC_GET_RMMU_INFO */
  381. struct kvm_ppc_rmmu_info {
  382. struct kvm_ppc_radix_geom {
  383. __u8 page_shift;
  384. __u8 level_bits[4];
  385. __u8 pad[3];
  386. } geometries[8];
  387. __u32 ap_encodings[8];
  388. };
  389. /* For KVM_PPC_GET_CPU_CHAR */
  390. struct kvm_ppc_cpu_char {
  391. __u64 character; /* characteristics of the CPU */
  392. __u64 behaviour; /* recommended software behaviour */
  393. __u64 character_mask; /* valid bits in character */
  394. __u64 behaviour_mask; /* valid bits in behaviour */
  395. };
  396. /*
  397. * Values for character and character_mask.
  398. * These are identical to the values used by H_GET_CPU_CHARACTERISTICS.
  399. */
  400. #define KVM_PPC_CPU_CHAR_SPEC_BAR_ORI31 (1ULL << 63)
  401. #define KVM_PPC_CPU_CHAR_BCCTRL_SERIALISED (1ULL << 62)
  402. #define KVM_PPC_CPU_CHAR_L1D_FLUSH_ORI30 (1ULL << 61)
  403. #define KVM_PPC_CPU_CHAR_L1D_FLUSH_TRIG2 (1ULL << 60)
  404. #define KVM_PPC_CPU_CHAR_L1D_THREAD_PRIV (1ULL << 59)
  405. #define KVM_PPC_CPU_CHAR_BR_HINT_HONOURED (1ULL << 58)
  406. #define KVM_PPC_CPU_CHAR_MTTRIG_THR_RECONF (1ULL << 57)
  407. #define KVM_PPC_CPU_CHAR_COUNT_CACHE_DIS (1ULL << 56)
  408. #define KVM_PPC_CPU_CHAR_BCCTR_FLUSH_ASSIST (1ull << 54)
  409. #define KVM_PPC_CPU_BEHAV_FAVOUR_SECURITY (1ULL << 63)
  410. #define KVM_PPC_CPU_BEHAV_L1D_FLUSH_PR (1ULL << 62)
  411. #define KVM_PPC_CPU_BEHAV_BNDS_CHK_SPEC_BAR (1ULL << 61)
  412. #define KVM_PPC_CPU_BEHAV_FLUSH_COUNT_CACHE (1ull << 58)
  413. /* Per-vcpu XICS interrupt controller state */
  414. #define KVM_REG_PPC_ICP_STATE (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8c)
  415. #define KVM_REG_PPC_ICP_CPPR_SHIFT 56 /* current proc priority */
  416. #define KVM_REG_PPC_ICP_CPPR_MASK 0xff
  417. #define KVM_REG_PPC_ICP_XISR_SHIFT 32 /* interrupt status field */
  418. #define KVM_REG_PPC_ICP_XISR_MASK 0xffffff
  419. #define KVM_REG_PPC_ICP_MFRR_SHIFT 24 /* pending IPI priority */
  420. #define KVM_REG_PPC_ICP_MFRR_MASK 0xff
  421. #define KVM_REG_PPC_ICP_PPRI_SHIFT 16 /* pending irq priority */
  422. #define KVM_REG_PPC_ICP_PPRI_MASK 0xff
  423. #define KVM_REG_PPC_VP_STATE (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x8d)
  424. /* Device control API: PPC-specific devices */
  425. #define KVM_DEV_MPIC_GRP_MISC 1
  426. #define KVM_DEV_MPIC_BASE_ADDR 0 /* 64-bit */
  427. #define KVM_DEV_MPIC_GRP_REGISTER 2 /* 32-bit */
  428. #define KVM_DEV_MPIC_GRP_IRQ_ACTIVE 3 /* 32-bit */
  429. /* One-Reg API: PPC-specific registers */
  430. #define KVM_REG_PPC_HIOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x1)
  431. #define KVM_REG_PPC_IAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x2)
  432. #define KVM_REG_PPC_IAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3)
  433. #define KVM_REG_PPC_IAC3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x4)
  434. #define KVM_REG_PPC_IAC4 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x5)
  435. #define KVM_REG_PPC_DAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x6)
  436. #define KVM_REG_PPC_DAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x7)
  437. #define KVM_REG_PPC_DABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8)
  438. #define KVM_REG_PPC_DSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9)
  439. #define KVM_REG_PPC_PURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa)
  440. #define KVM_REG_PPC_SPURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb)
  441. #define KVM_REG_PPC_DAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc)
  442. #define KVM_REG_PPC_DSISR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xd)
  443. #define KVM_REG_PPC_AMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xe)
  444. #define KVM_REG_PPC_UAMOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xf)
  445. #define KVM_REG_PPC_MMCR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x10)
  446. #define KVM_REG_PPC_MMCR1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x11)
  447. #define KVM_REG_PPC_MMCRA (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x12)
  448. #define KVM_REG_PPC_MMCR2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x13)
  449. #define KVM_REG_PPC_MMCRS (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x14)
  450. #define KVM_REG_PPC_SIAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x15)
  451. #define KVM_REG_PPC_SDAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x16)
  452. #define KVM_REG_PPC_SIER (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x17)
  453. #define KVM_REG_PPC_PMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x18)
  454. #define KVM_REG_PPC_PMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x19)
  455. #define KVM_REG_PPC_PMC3 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1a)
  456. #define KVM_REG_PPC_PMC4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1b)
  457. #define KVM_REG_PPC_PMC5 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1c)
  458. #define KVM_REG_PPC_PMC6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1d)
  459. #define KVM_REG_PPC_PMC7 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1e)
  460. #define KVM_REG_PPC_PMC8 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1f)
  461. /* 32 floating-point registers */
  462. #define KVM_REG_PPC_FPR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x20)
  463. #define KVM_REG_PPC_FPR(n) (KVM_REG_PPC_FPR0 + (n))
  464. #define KVM_REG_PPC_FPR31 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3f)
  465. /* 32 VMX/Altivec vector registers */
  466. #define KVM_REG_PPC_VR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x40)
  467. #define KVM_REG_PPC_VR(n) (KVM_REG_PPC_VR0 + (n))
  468. #define KVM_REG_PPC_VR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x5f)
  469. /* 32 double-width FP registers for VSX */
  470. /* High-order halves overlap with FP regs */
  471. #define KVM_REG_PPC_VSR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x60)
  472. #define KVM_REG_PPC_VSR(n) (KVM_REG_PPC_VSR0 + (n))
  473. #define KVM_REG_PPC_VSR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x7f)
  474. /* FP and vector status/control registers */
  475. #define KVM_REG_PPC_FPSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x80)
  476. /*
  477. * VSCR register is documented as a 32-bit register in the ISA, but it can
  478. * only be accesses via a vector register. Expose VSCR as a 32-bit register
  479. * even though the kernel represents it as a 128-bit vector.
  480. */
  481. #define KVM_REG_PPC_VSCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x81)
  482. /* Virtual processor areas */
  483. /* For SLB & DTL, address in high (first) half, length in low half */
  484. #define KVM_REG_PPC_VPA_ADDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x82)
  485. #define KVM_REG_PPC_VPA_SLB (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x83)
  486. #define KVM_REG_PPC_VPA_DTL (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x84)
  487. #define KVM_REG_PPC_EPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x85)
  488. #define KVM_REG_PPC_EPR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x86)
  489. /* Timer Status Register OR/CLEAR interface */
  490. #define KVM_REG_PPC_OR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x87)
  491. #define KVM_REG_PPC_CLEAR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x88)
  492. #define KVM_REG_PPC_TCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x89)
  493. #define KVM_REG_PPC_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8a)
  494. /* Debugging: Special instruction for software breakpoint */
  495. #define KVM_REG_PPC_DEBUG_INST (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8b)
  496. /* MMU registers */
  497. #define KVM_REG_PPC_MAS0 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8c)
  498. #define KVM_REG_PPC_MAS1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8d)
  499. #define KVM_REG_PPC_MAS2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8e)
  500. #define KVM_REG_PPC_MAS7_3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8f)
  501. #define KVM_REG_PPC_MAS4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x90)
  502. #define KVM_REG_PPC_MAS6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x91)
  503. #define KVM_REG_PPC_MMUCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x92)
  504. /*
  505. * TLBnCFG fields TLBnCFG_N_ENTRY and TLBnCFG_ASSOC can be changed only using
  506. * KVM_CAP_SW_TLB ioctl
  507. */
  508. #define KVM_REG_PPC_TLB0CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x93)
  509. #define KVM_REG_PPC_TLB1CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x94)
  510. #define KVM_REG_PPC_TLB2CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x95)
  511. #define KVM_REG_PPC_TLB3CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x96)
  512. #define KVM_REG_PPC_TLB0PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x97)
  513. #define KVM_REG_PPC_TLB1PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x98)
  514. #define KVM_REG_PPC_TLB2PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x99)
  515. #define KVM_REG_PPC_TLB3PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9a)
  516. #define KVM_REG_PPC_EPTCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9b)
  517. /* Timebase offset */
  518. #define KVM_REG_PPC_TB_OFFSET (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9c)
  519. /* POWER8 registers */
  520. #define KVM_REG_PPC_SPMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9d)
  521. #define KVM_REG_PPC_SPMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9e)
  522. #define KVM_REG_PPC_IAMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9f)
  523. #define KVM_REG_PPC_TFHAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa0)
  524. #define KVM_REG_PPC_TFIAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa1)
  525. #define KVM_REG_PPC_TEXASR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa2)
  526. #define KVM_REG_PPC_FSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa3)
  527. #define KVM_REG_PPC_PSPB (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xa4)
  528. #define KVM_REG_PPC_EBBHR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa5)
  529. #define KVM_REG_PPC_EBBRR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa6)
  530. #define KVM_REG_PPC_BESCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa7)
  531. #define KVM_REG_PPC_TAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa8)
  532. #define KVM_REG_PPC_DPDES (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa9)
  533. #define KVM_REG_PPC_DAWR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaa)
  534. #define KVM_REG_PPC_DAWRX (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xab)
  535. #define KVM_REG_PPC_CIABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xac)
  536. #define KVM_REG_PPC_IC (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xad)
  537. #define KVM_REG_PPC_VTB (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xae)
  538. #define KVM_REG_PPC_CSIGR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaf)
  539. #define KVM_REG_PPC_TACR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb0)
  540. #define KVM_REG_PPC_TCSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb1)
  541. #define KVM_REG_PPC_PID (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb2)
  542. #define KVM_REG_PPC_ACOP (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb3)
  543. #define KVM_REG_PPC_VRSAVE (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb4)
  544. #define KVM_REG_PPC_LPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb5)
  545. #define KVM_REG_PPC_LPCR_64 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb5)
  546. #define KVM_REG_PPC_PPR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb6)
  547. /* Architecture compatibility level */
  548. #define KVM_REG_PPC_ARCH_COMPAT (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb7)
  549. #define KVM_REG_PPC_DABRX (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb8)
  550. #define KVM_REG_PPC_WORT (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb9)
  551. #define KVM_REG_PPC_SPRG9 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xba)
  552. #define KVM_REG_PPC_DBSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbb)
  553. /* POWER9 registers */
  554. #define KVM_REG_PPC_TIDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbc)
  555. #define KVM_REG_PPC_PSSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbd)
  556. #define KVM_REG_PPC_DEC_EXPIRY (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbe)
  557. #define KVM_REG_PPC_ONLINE (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbf)
  558. #define KVM_REG_PPC_PTCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc0)
  559. /* POWER10 registers */
  560. #define KVM_REG_PPC_MMCR3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc1)
  561. #define KVM_REG_PPC_SIER2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc2)
  562. #define KVM_REG_PPC_SIER3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc3)
  563. #define KVM_REG_PPC_DAWR1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc4)
  564. #define KVM_REG_PPC_DAWRX1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc5)
  565. #define KVM_REG_PPC_DEXCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc6)
  566. #define KVM_REG_PPC_HASHKEYR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc7)
  567. #define KVM_REG_PPC_HASHPKEYR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc8)
  568. /* Transactional Memory checkpointed state:
  569. * This is all GPRs, all VSX regs and a subset of SPRs
  570. */
  571. #define KVM_REG_PPC_TM (KVM_REG_PPC | 0x80000000)
  572. /* TM GPRs */
  573. #define KVM_REG_PPC_TM_GPR0 (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0)
  574. #define KVM_REG_PPC_TM_GPR(n) (KVM_REG_PPC_TM_GPR0 + (n))
  575. #define KVM_REG_PPC_TM_GPR31 (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x1f)
  576. /* TM VSX */
  577. #define KVM_REG_PPC_TM_VSR0 (KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x20)
  578. #define KVM_REG_PPC_TM_VSR(n) (KVM_REG_PPC_TM_VSR0 + (n))
  579. #define KVM_REG_PPC_TM_VSR63 (KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x5f)
  580. /* TM SPRS */
  581. #define KVM_REG_PPC_TM_CR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x60)
  582. #define KVM_REG_PPC_TM_LR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x61)
  583. #define KVM_REG_PPC_TM_CTR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x62)
  584. #define KVM_REG_PPC_TM_FPSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x63)
  585. #define KVM_REG_PPC_TM_AMR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x64)
  586. #define KVM_REG_PPC_TM_PPR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x65)
  587. #define KVM_REG_PPC_TM_VRSAVE (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x66)
  588. #define KVM_REG_PPC_TM_VSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U32 | 0x67)
  589. #define KVM_REG_PPC_TM_DSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x68)
  590. #define KVM_REG_PPC_TM_TAR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x69)
  591. #define KVM_REG_PPC_TM_XER (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x6a)
  592. /* PPC64 eXternal Interrupt Controller Specification */
  593. #define KVM_DEV_XICS_GRP_SOURCES 1 /* 64-bit source attributes */
  594. #define KVM_DEV_XICS_GRP_CTRL 2
  595. #define KVM_DEV_XICS_NR_SERVERS 1
  596. /* Layout of 64-bit source attribute values */
  597. #define KVM_XICS_DESTINATION_SHIFT 0
  598. #define KVM_XICS_DESTINATION_MASK 0xffffffffULL
  599. #define KVM_XICS_PRIORITY_SHIFT 32
  600. #define KVM_XICS_PRIORITY_MASK 0xff
  601. #define KVM_XICS_LEVEL_SENSITIVE (1ULL << 40)
  602. #define KVM_XICS_MASKED (1ULL << 41)
  603. #define KVM_XICS_PENDING (1ULL << 42)
  604. #define KVM_XICS_PRESENTED (1ULL << 43)
  605. #define KVM_XICS_QUEUED (1ULL << 44)
  606. /* POWER9 XIVE Native Interrupt Controller */
  607. #define KVM_DEV_XIVE_GRP_CTRL 1
  608. #define KVM_DEV_XIVE_RESET 1
  609. #define KVM_DEV_XIVE_EQ_SYNC 2
  610. #define KVM_DEV_XIVE_NR_SERVERS 3
  611. #define KVM_DEV_XIVE_GRP_SOURCE 2 /* 64-bit source identifier */
  612. #define KVM_DEV_XIVE_GRP_SOURCE_CONFIG 3 /* 64-bit source identifier */
  613. #define KVM_DEV_XIVE_GRP_EQ_CONFIG 4 /* 64-bit EQ identifier */
  614. #define KVM_DEV_XIVE_GRP_SOURCE_SYNC 5 /* 64-bit source identifier */
  615. /* Layout of 64-bit XIVE source attribute values */
  616. #define KVM_XIVE_LEVEL_SENSITIVE (1ULL << 0)
  617. #define KVM_XIVE_LEVEL_ASSERTED (1ULL << 1)
  618. /* Layout of 64-bit XIVE source configuration attribute values */
  619. #define KVM_XIVE_SOURCE_PRIORITY_SHIFT 0
  620. #define KVM_XIVE_SOURCE_PRIORITY_MASK 0x7
  621. #define KVM_XIVE_SOURCE_SERVER_SHIFT 3
  622. #define KVM_XIVE_SOURCE_SERVER_MASK 0xfffffff8ULL
  623. #define KVM_XIVE_SOURCE_MASKED_SHIFT 32
  624. #define KVM_XIVE_SOURCE_MASKED_MASK 0x100000000ULL
  625. #define KVM_XIVE_SOURCE_EISN_SHIFT 33
  626. #define KVM_XIVE_SOURCE_EISN_MASK 0xfffffffe00000000ULL
  627. /* Layout of 64-bit EQ identifier */
  628. #define KVM_XIVE_EQ_PRIORITY_SHIFT 0
  629. #define KVM_XIVE_EQ_PRIORITY_MASK 0x7
  630. #define KVM_XIVE_EQ_SERVER_SHIFT 3
  631. #define KVM_XIVE_EQ_SERVER_MASK 0xfffffff8ULL
  632. /* Layout of EQ configuration values (64 bytes) */
  633. struct kvm_ppc_xive_eq {
  634. __u32 flags;
  635. __u32 qshift;
  636. __u64 qaddr;
  637. __u32 qtoggle;
  638. __u32 qindex;
  639. __u8 pad[40];
  640. };
  641. #define KVM_XIVE_EQ_ALWAYS_NOTIFY 0x00000001
  642. #define KVM_XIVE_TIMA_PAGE_OFFSET 0
  643. #define KVM_XIVE_ESB_PAGE_OFFSET 4
  644. /* for KVM_PPC_GET_PVINFO */
  645. #define KVM_PPC_PVINFO_FLAGS_EV_IDLE (1<<0)
  646. struct kvm_ppc_pvinfo {
  647. /* out */
  648. __u32 flags;
  649. __u32 hcall[4];
  650. __u8 pad[108];
  651. };
  652. /* for KVM_PPC_GET_SMMU_INFO */
  653. #define KVM_PPC_PAGE_SIZES_MAX_SZ 8
  654. struct kvm_ppc_one_page_size {
  655. __u32 page_shift; /* Page shift (or 0) */
  656. __u32 pte_enc; /* Encoding in the HPTE (>>12) */
  657. };
  658. struct kvm_ppc_one_seg_page_size {
  659. __u32 page_shift; /* Base page shift of segment (or 0) */
  660. __u32 slb_enc; /* SLB encoding for BookS */
  661. struct kvm_ppc_one_page_size enc[KVM_PPC_PAGE_SIZES_MAX_SZ];
  662. };
  663. #define KVM_PPC_PAGE_SIZES_REAL 0x00000001
  664. #define KVM_PPC_1T_SEGMENTS 0x00000002
  665. #define KVM_PPC_NO_HASH 0x00000004
  666. struct kvm_ppc_smmu_info {
  667. __u64 flags;
  668. __u32 slb_size;
  669. __u16 data_keys; /* # storage keys supported for data */
  670. __u16 instr_keys; /* # storage keys supported for instructions */
  671. struct kvm_ppc_one_seg_page_size sps[KVM_PPC_PAGE_SIZES_MAX_SZ];
  672. };
  673. /* for KVM_PPC_RESIZE_HPT_{PREPARE,COMMIT} */
  674. struct kvm_ppc_resize_hpt {
  675. __u64 flags;
  676. __u32 shift;
  677. __u32 pad;
  678. };
  679. #endif /* __LINUX_KVM_POWERPC_H */