2
0

kvm.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. /*
  3. * This file is subject to the terms and conditions of the GNU General Public
  4. * License. See the file "COPYING" in the main directory of this archive
  5. * for more details.
  6. *
  7. * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
  8. * Copyright (C) 2013 Cavium, Inc.
  9. * Authors: Sanjay Lal <sanjayl@kymasys.com>
  10. */
  11. #ifndef __LINUX_KVM_MIPS_H
  12. #define __LINUX_KVM_MIPS_H
  13. #include <linux/types.h>
  14. /*
  15. * KVM MIPS specific structures and definitions.
  16. *
  17. * Some parts derived from the x86 version of this file.
  18. */
  19. #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
  20. /*
  21. * for KVM_GET_REGS and KVM_SET_REGS
  22. *
  23. * If Config[AT] is zero (32-bit CPU), the register contents are
  24. * stored in the lower 32-bits of the struct kvm_regs fields and sign
  25. * extended to 64-bits.
  26. */
  27. struct kvm_regs {
  28. /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */
  29. __u64 gpr[32];
  30. __u64 hi;
  31. __u64 lo;
  32. __u64 pc;
  33. };
  34. /*
  35. * for KVM_GET_FPU and KVM_SET_FPU
  36. */
  37. struct kvm_fpu {
  38. };
  39. /*
  40. * For MIPS, we use KVM_SET_ONE_REG and KVM_GET_ONE_REG to access various
  41. * registers. The id field is broken down as follows:
  42. *
  43. * bits[63..52] - As per linux/kvm.h
  44. * bits[51..32] - Must be zero.
  45. * bits[31..16] - Register set.
  46. *
  47. * Register set = 0: GP registers from kvm_regs (see definitions below).
  48. *
  49. * Register set = 1: CP0 registers.
  50. * bits[15..8] - COP0 register set.
  51. *
  52. * COP0 register set = 0: Main CP0 registers.
  53. * bits[7..3] - Register 'rd' index.
  54. * bits[2..0] - Register 'sel' index.
  55. *
  56. * COP0 register set = 1: MAARs.
  57. * bits[7..0] - MAAR index.
  58. *
  59. * Register set = 2: KVM specific registers (see definitions below).
  60. *
  61. * Register set = 3: FPU / MSA registers (see definitions below).
  62. *
  63. * Other sets registers may be added in the future. Each set would
  64. * have its own identifier in bits[31..16].
  65. */
  66. #define KVM_REG_MIPS_GP (KVM_REG_MIPS | 0x0000000000000000ULL)
  67. #define KVM_REG_MIPS_CP0 (KVM_REG_MIPS | 0x0000000000010000ULL)
  68. #define KVM_REG_MIPS_KVM (KVM_REG_MIPS | 0x0000000000020000ULL)
  69. #define KVM_REG_MIPS_FPU (KVM_REG_MIPS | 0x0000000000030000ULL)
  70. /*
  71. * KVM_REG_MIPS_GP - General purpose registers from kvm_regs.
  72. */
  73. #define KVM_REG_MIPS_R0 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 0)
  74. #define KVM_REG_MIPS_R1 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 1)
  75. #define KVM_REG_MIPS_R2 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 2)
  76. #define KVM_REG_MIPS_R3 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 3)
  77. #define KVM_REG_MIPS_R4 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 4)
  78. #define KVM_REG_MIPS_R5 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 5)
  79. #define KVM_REG_MIPS_R6 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 6)
  80. #define KVM_REG_MIPS_R7 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 7)
  81. #define KVM_REG_MIPS_R8 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 8)
  82. #define KVM_REG_MIPS_R9 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 9)
  83. #define KVM_REG_MIPS_R10 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 10)
  84. #define KVM_REG_MIPS_R11 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 11)
  85. #define KVM_REG_MIPS_R12 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 12)
  86. #define KVM_REG_MIPS_R13 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 13)
  87. #define KVM_REG_MIPS_R14 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 14)
  88. #define KVM_REG_MIPS_R15 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 15)
  89. #define KVM_REG_MIPS_R16 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 16)
  90. #define KVM_REG_MIPS_R17 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 17)
  91. #define KVM_REG_MIPS_R18 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 18)
  92. #define KVM_REG_MIPS_R19 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 19)
  93. #define KVM_REG_MIPS_R20 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 20)
  94. #define KVM_REG_MIPS_R21 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 21)
  95. #define KVM_REG_MIPS_R22 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 22)
  96. #define KVM_REG_MIPS_R23 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 23)
  97. #define KVM_REG_MIPS_R24 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 24)
  98. #define KVM_REG_MIPS_R25 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 25)
  99. #define KVM_REG_MIPS_R26 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 26)
  100. #define KVM_REG_MIPS_R27 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 27)
  101. #define KVM_REG_MIPS_R28 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 28)
  102. #define KVM_REG_MIPS_R29 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 29)
  103. #define KVM_REG_MIPS_R30 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 30)
  104. #define KVM_REG_MIPS_R31 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 31)
  105. #define KVM_REG_MIPS_HI (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 32)
  106. #define KVM_REG_MIPS_LO (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 33)
  107. #define KVM_REG_MIPS_PC (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 34)
  108. /*
  109. * KVM_REG_MIPS_CP0 - Coprocessor 0 registers.
  110. */
  111. #define KVM_REG_MIPS_MAAR (KVM_REG_MIPS_CP0 | (1 << 8))
  112. #define KVM_REG_MIPS_CP0_MAAR(n) (KVM_REG_MIPS_MAAR | \
  113. KVM_REG_SIZE_U64 | (n))
  114. /*
  115. * KVM_REG_MIPS_KVM - KVM specific control registers.
  116. */
  117. /*
  118. * CP0_Count control
  119. * DC: Set 0: Master disable CP0_Count and set COUNT_RESUME to now
  120. * Set 1: Master re-enable CP0_Count with unchanged bias, handling timer
  121. * interrupts since COUNT_RESUME
  122. * This can be used to freeze the timer to get a consistent snapshot of
  123. * the CP0_Count and timer interrupt pending state, while also resuming
  124. * safely without losing time or guest timer interrupts.
  125. * Other: Reserved, do not change.
  126. */
  127. #define KVM_REG_MIPS_COUNT_CTL (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 0)
  128. #define KVM_REG_MIPS_COUNT_CTL_DC 0x00000001
  129. /*
  130. * CP0_Count resume monotonic nanoseconds
  131. * The monotonic nanosecond time of the last set of COUNT_CTL.DC (master
  132. * disable). Any reads and writes of Count related registers while
  133. * COUNT_CTL.DC=1 will appear to occur at this time. When COUNT_CTL.DC is
  134. * cleared again (master enable) any timer interrupts since this time will be
  135. * emulated.
  136. * Modifications to times in the future are rejected.
  137. */
  138. #define KVM_REG_MIPS_COUNT_RESUME (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 1)
  139. /*
  140. * CP0_Count rate in Hz
  141. * Specifies the rate of the CP0_Count timer in Hz. Modifications occur without
  142. * discontinuities in CP0_Count.
  143. */
  144. #define KVM_REG_MIPS_COUNT_HZ (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 2)
  145. /*
  146. * KVM_REG_MIPS_FPU - Floating Point and MIPS SIMD Architecture (MSA) registers.
  147. *
  148. * bits[15..8] - Register subset (see definitions below).
  149. * bits[7..5] - Must be zero.
  150. * bits[4..0] - Register number within register subset.
  151. */
  152. #define KVM_REG_MIPS_FPR (KVM_REG_MIPS_FPU | 0x0000000000000000ULL)
  153. #define KVM_REG_MIPS_FCR (KVM_REG_MIPS_FPU | 0x0000000000000100ULL)
  154. #define KVM_REG_MIPS_MSACR (KVM_REG_MIPS_FPU | 0x0000000000000200ULL)
  155. /*
  156. * KVM_REG_MIPS_FPR - Floating point / Vector registers.
  157. */
  158. #define KVM_REG_MIPS_FPR_32(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U32 | (n))
  159. #define KVM_REG_MIPS_FPR_64(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U64 | (n))
  160. #define KVM_REG_MIPS_VEC_128(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U128 | (n))
  161. /*
  162. * KVM_REG_MIPS_FCR - Floating point control registers.
  163. */
  164. #define KVM_REG_MIPS_FCR_IR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 0)
  165. #define KVM_REG_MIPS_FCR_CSR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 31)
  166. /*
  167. * KVM_REG_MIPS_MSACR - MIPS SIMD Architecture (MSA) control registers.
  168. */
  169. #define KVM_REG_MIPS_MSA_IR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 0)
  170. #define KVM_REG_MIPS_MSA_CSR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 1)
  171. /*
  172. * KVM MIPS specific structures and definitions
  173. *
  174. */
  175. struct kvm_debug_exit_arch {
  176. __u64 epc;
  177. };
  178. /* for KVM_SET_GUEST_DEBUG */
  179. struct kvm_guest_debug_arch {
  180. };
  181. /* definition of registers in kvm_run */
  182. struct kvm_sync_regs {
  183. };
  184. /* dummy definition */
  185. struct kvm_sregs {
  186. };
  187. struct kvm_mips_interrupt {
  188. /* in */
  189. __u32 cpu;
  190. __u32 irq;
  191. };
  192. #endif /* __LINUX_KVM_MIPS_H */