2
0

spapr.h 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056
  1. #ifndef HW_SPAPR_H
  2. #define HW_SPAPR_H
  3. #include "qemu/units.h"
  4. #include "system/dma.h"
  5. #include "hw/boards.h"
  6. #include "hw/ppc/spapr_drc.h"
  7. #include "hw/mem/pc-dimm.h"
  8. #include "hw/ppc/spapr_ovec.h"
  9. #include "hw/ppc/spapr_irq.h"
  10. #include "qom/object.h"
  11. #include "hw/ppc/spapr_xive.h" /* For SpaprXive */
  12. #include "hw/ppc/xics.h" /* For ICSState */
  13. #include "hw/ppc/spapr_tpm_proxy.h"
  14. #include "hw/ppc/spapr_nested.h" /* For SpaprMachineStateNested */
  15. struct SpaprVioBus;
  16. struct SpaprPhbState;
  17. struct SpaprNvram;
  18. typedef struct SpaprEventLogEntry SpaprEventLogEntry;
  19. typedef struct SpaprEventSource SpaprEventSource;
  20. typedef struct SpaprPendingHpt SpaprPendingHpt;
  21. typedef struct Vof Vof;
  22. #define HPTE64_V_HPTE_DIRTY 0x0000000000000040ULL
  23. #define SPAPR_ENTRY_POINT 0x100
  24. #define SPAPR_TIMEBASE_FREQ 512000000ULL
  25. #define TYPE_SPAPR_RTC "spapr-rtc"
  26. OBJECT_DECLARE_SIMPLE_TYPE(SpaprRtcState, SPAPR_RTC)
  27. struct SpaprRtcState {
  28. /*< private >*/
  29. DeviceState parent_obj;
  30. int64_t ns_offset;
  31. };
  32. typedef struct SpaprDimmState SpaprDimmState;
  33. #define TYPE_SPAPR_MACHINE "spapr-machine"
  34. OBJECT_DECLARE_TYPE(SpaprMachineState, SpaprMachineClass, SPAPR_MACHINE)
  35. typedef enum {
  36. SPAPR_RESIZE_HPT_DEFAULT = 0,
  37. SPAPR_RESIZE_HPT_DISABLED,
  38. SPAPR_RESIZE_HPT_ENABLED,
  39. SPAPR_RESIZE_HPT_REQUIRED,
  40. } SpaprResizeHpt;
  41. /**
  42. * Capabilities
  43. */
  44. /* Hardware Transactional Memory */
  45. #define SPAPR_CAP_HTM 0x00
  46. /* Vector Scalar Extensions */
  47. #define SPAPR_CAP_VSX 0x01
  48. /* Decimal Floating Point */
  49. #define SPAPR_CAP_DFP 0x02
  50. /* Cache Flush on Privilege Change */
  51. #define SPAPR_CAP_CFPC 0x03
  52. /* Speculation Barrier Bounds Checking */
  53. #define SPAPR_CAP_SBBC 0x04
  54. /* Indirect Branch Serialisation */
  55. #define SPAPR_CAP_IBS 0x05
  56. /* HPT Maximum Page Size (encoded as a shift) */
  57. #define SPAPR_CAP_HPT_MAXPAGESIZE 0x06
  58. /* Nested KVM-HV */
  59. #define SPAPR_CAP_NESTED_KVM_HV 0x07
  60. /* Large Decrementer */
  61. #define SPAPR_CAP_LARGE_DECREMENTER 0x08
  62. /* Count Cache Flush Assist HW Instruction */
  63. #define SPAPR_CAP_CCF_ASSIST 0x09
  64. /* Implements PAPR FWNMI option */
  65. #define SPAPR_CAP_FWNMI 0x0A
  66. /* Support H_RPT_INVALIDATE */
  67. #define SPAPR_CAP_RPT_INVALIDATE 0x0B
  68. /* Support for AIL modes */
  69. #define SPAPR_CAP_AIL_MODE_3 0x0C
  70. /* Nested PAPR */
  71. #define SPAPR_CAP_NESTED_PAPR 0x0D
  72. /* DAWR1 */
  73. #define SPAPR_CAP_DAWR1 0x0E
  74. /* Num Caps */
  75. #define SPAPR_CAP_NUM (SPAPR_CAP_DAWR1 + 1)
  76. /*
  77. * Capability Values
  78. */
  79. /* Bool Caps */
  80. #define SPAPR_CAP_OFF 0x00
  81. #define SPAPR_CAP_ON 0x01
  82. /* Custom Caps */
  83. /* Generic */
  84. #define SPAPR_CAP_BROKEN 0x00
  85. #define SPAPR_CAP_WORKAROUND 0x01
  86. #define SPAPR_CAP_FIXED 0x02
  87. /* SPAPR_CAP_IBS (cap-ibs) */
  88. #define SPAPR_CAP_FIXED_IBS 0x02
  89. #define SPAPR_CAP_FIXED_CCD 0x03
  90. #define SPAPR_CAP_FIXED_NA 0x10 /* Lets leave a bit of a gap... */
  91. #define FDT_MAX_SIZE 0x200000
  92. /* Max number of NUMA nodes */
  93. #define NUMA_NODES_MAX_NUM (MAX_NODES)
  94. /*
  95. * NUMA FORM1 macros. FORM1_DIST_REF_POINTS was taken from
  96. * MAX_DISTANCE_REF_POINTS in arch/powerpc/mm/numa.h from Linux
  97. * kernel source. It represents the amount of associativity domains
  98. * for non-CPU resources.
  99. *
  100. * FORM1_NUMA_ASSOC_SIZE is the base array size of an ibm,associativity
  101. * array for any non-CPU resource.
  102. */
  103. #define FORM1_DIST_REF_POINTS 4
  104. #define FORM1_NUMA_ASSOC_SIZE (FORM1_DIST_REF_POINTS + 1)
  105. /*
  106. * FORM2 NUMA affinity has a single associativity domain, giving
  107. * us a assoc size of 2.
  108. */
  109. #define FORM2_DIST_REF_POINTS 1
  110. #define FORM2_NUMA_ASSOC_SIZE (FORM2_DIST_REF_POINTS + 1)
  111. typedef struct SpaprCapabilities SpaprCapabilities;
  112. struct SpaprCapabilities {
  113. uint8_t caps[SPAPR_CAP_NUM];
  114. };
  115. /**
  116. * SpaprMachineClass:
  117. */
  118. struct SpaprMachineClass {
  119. /*< private >*/
  120. MachineClass parent_class;
  121. /*< public >*/
  122. bool dr_phb_enabled; /* enable dynamic-reconfig/hotplug of PHBs */
  123. bool update_dt_enabled; /* enable KVMPPC_H_UPDATE_DT */
  124. bool legacy_irq_allocation;
  125. uint32_t nr_xirqs;
  126. bool broken_host_serial_model; /* present real host info to the guest */
  127. bool pre_4_1_migration; /* don't migrate hpt-max-page-size */
  128. bool linux_pci_probe;
  129. bool smp_threads_vsmt; /* set VSMT to smp_threads by default */
  130. hwaddr rma_limit; /* clamp the RMA to this size */
  131. bool pre_5_1_assoc_refpoints;
  132. bool pre_5_2_numa_associativity;
  133. bool pre_6_2_numa_affinity;
  134. bool (*phb_placement)(SpaprMachineState *spapr, uint32_t index,
  135. uint64_t *buid, hwaddr *pio,
  136. hwaddr *mmio32, hwaddr *mmio64,
  137. unsigned n_dma, uint32_t *liobns, Error **errp);
  138. SpaprResizeHpt resize_hpt_default;
  139. SpaprCapabilities default_caps;
  140. SpaprIrq *irq;
  141. };
  142. #define WDT_MAX_WATCHDOGS 4 /* Maximum number of watchdog devices */
  143. #define TYPE_SPAPR_WDT "spapr-wdt"
  144. OBJECT_DECLARE_SIMPLE_TYPE(SpaprWatchdog, SPAPR_WDT)
  145. typedef struct SpaprWatchdog {
  146. /*< private >*/
  147. DeviceState parent_obj;
  148. /*< public >*/
  149. QEMUTimer timer;
  150. uint8_t action; /* One of PSERIES_WDTF_ACTION_xxx */
  151. uint8_t leave_others; /* leaveOtherWatchdogsRunningOnTimeout */
  152. } SpaprWatchdog;
  153. /**
  154. * SpaprMachineState:
  155. */
  156. struct SpaprMachineState {
  157. /*< private >*/
  158. MachineState parent_obj;
  159. struct SpaprVioBus *vio_bus;
  160. QLIST_HEAD(, SpaprPhbState) phbs;
  161. struct SpaprNvram *nvram;
  162. SpaprRtcState rtc;
  163. SpaprResizeHpt resize_hpt;
  164. void *htab;
  165. uint32_t htab_shift;
  166. uint64_t patb_entry; /* Process tbl registered in H_REGISTER_PROC_TBL */
  167. SpaprPendingHpt *pending_hpt; /* in-progress resize */
  168. hwaddr rma_size;
  169. uint32_t fdt_size;
  170. uint32_t fdt_initial_size;
  171. void *fdt_blob;
  172. uint8_t fdt_rng_seed[32];
  173. uint64_t hashpkey_val;
  174. long kernel_size;
  175. bool kernel_le;
  176. uint64_t kernel_addr;
  177. uint32_t initrd_base;
  178. long initrd_size;
  179. Vof *vof;
  180. uint64_t rtc_offset; /* Now used only during incoming migration */
  181. struct PPCTimebase tb;
  182. bool want_stdout_path;
  183. uint32_t vsmt; /* Virtual SMT mode (KVM's "core stride") */
  184. /* Nested HV support (TCG only) */
  185. SpaprMachineStateNested nested;
  186. Notifier epow_notifier;
  187. QTAILQ_HEAD(, SpaprEventLogEntry) pending_events;
  188. bool use_hotplug_event_source;
  189. SpaprEventSource *event_sources;
  190. /* ibm,client-architecture-support option negotiation */
  191. bool cas_pre_isa3_guest;
  192. SpaprOptionVector *ov5; /* QEMU-supported option vectors */
  193. SpaprOptionVector *ov5_cas; /* negotiated (via CAS) option vectors */
  194. uint32_t max_compat_pvr;
  195. /* Migration state */
  196. int htab_save_index;
  197. bool htab_first_pass;
  198. int htab_fd;
  199. /* Pending DIMM unplug cache. It is populated when a LMB
  200. * unplug starts. It can be regenerated if a migration
  201. * occurs during the unplug process. */
  202. QTAILQ_HEAD(, SpaprDimmState) pending_dimm_unplugs;
  203. /* State related to FWNMI option */
  204. /* System Reset and Machine Check Notification Routine addresses
  205. * registered by "ibm,nmi-register" RTAS call.
  206. */
  207. target_ulong fwnmi_system_reset_addr;
  208. target_ulong fwnmi_machine_check_addr;
  209. /* Machine Check FWNMI synchronization, fwnmi_machine_check_interlock is
  210. * set to -1 if a FWNMI machine check is not in progress, else is set to
  211. * the CPU that was delivered the machine check, and is set back to -1
  212. * when that CPU makes an "ibm,nmi-interlock" RTAS call. The cond is used
  213. * to synchronize other CPUs.
  214. */
  215. int fwnmi_machine_check_interlock;
  216. QemuCond fwnmi_machine_check_interlock_cond;
  217. /* Set by -boot */
  218. char *boot_device;
  219. /*< public >*/
  220. char *kvm_type;
  221. char *host_model;
  222. char *host_serial;
  223. int32_t irq_map_nr;
  224. unsigned long *irq_map;
  225. SpaprIrq *irq;
  226. qemu_irq *qirqs;
  227. SpaprInterruptController *active_intc;
  228. ICSState *ics;
  229. SpaprXive *xive;
  230. bool cmd_line_caps[SPAPR_CAP_NUM];
  231. SpaprCapabilities def, eff, mig;
  232. SpaprTpmProxy *tpm_proxy;
  233. uint32_t FORM1_assoc_array[NUMA_NODES_MAX_NUM][FORM1_NUMA_ASSOC_SIZE];
  234. uint32_t FORM2_assoc_array[NUMA_NODES_MAX_NUM][FORM2_NUMA_ASSOC_SIZE];
  235. Error *fwnmi_migration_blocker;
  236. SpaprWatchdog wds[WDT_MAX_WATCHDOGS];
  237. };
  238. #define H_SUCCESS 0
  239. #define H_BUSY 1 /* Hardware busy -- retry later */
  240. #define H_CLOSED 2 /* Resource closed */
  241. #define H_NOT_AVAILABLE 3
  242. #define H_CONSTRAINED 4 /* Resource request constrained to max allowed */
  243. #define H_PARTIAL 5
  244. #define H_IN_PROGRESS 14 /* Kind of like busy */
  245. #define H_PAGE_REGISTERED 15
  246. #define H_PARTIAL_STORE 16
  247. #define H_PENDING 17 /* returned from H_POLL_PENDING */
  248. #define H_CONTINUE 18 /* Returned from H_Join on success */
  249. #define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */
  250. #define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \
  251. is a good time to retry */
  252. #define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \
  253. is a good time to retry */
  254. #define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \
  255. is a good time to retry */
  256. #define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \
  257. is a good time to retry */
  258. #define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \
  259. is a good time to retry */
  260. #define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \
  261. is a good time to retry */
  262. #define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */
  263. #define H_HARDWARE -1 /* Hardware error */
  264. #define H_FUNCTION -2 /* Function not supported */
  265. #define H_PRIVILEGE -3 /* Caller not privileged */
  266. #define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */
  267. #define H_BAD_MODE -5 /* Illegal msr value */
  268. #define H_PTEG_FULL -6 /* PTEG is full */
  269. #define H_NOT_FOUND -7 /* PTE was not found" */
  270. #define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */
  271. #define H_NO_MEM -9
  272. #define H_AUTHORITY -10
  273. #define H_PERMISSION -11
  274. #define H_DROPPED -12
  275. #define H_SOURCE_PARM -13
  276. #define H_DEST_PARM -14
  277. #define H_REMOTE_PARM -15
  278. #define H_RESOURCE -16
  279. #define H_ADAPTER_PARM -17
  280. #define H_RH_PARM -18
  281. #define H_RCQ_PARM -19
  282. #define H_SCQ_PARM -20
  283. #define H_EQ_PARM -21
  284. #define H_RT_PARM -22
  285. #define H_ST_PARM -23
  286. #define H_SIGT_PARM -24
  287. #define H_TOKEN_PARM -25
  288. #define H_MLENGTH_PARM -27
  289. #define H_MEM_PARM -28
  290. #define H_MEM_ACCESS_PARM -29
  291. #define H_ATTR_PARM -30
  292. #define H_PORT_PARM -31
  293. #define H_MCG_PARM -32
  294. #define H_VL_PARM -33
  295. #define H_TSIZE_PARM -34
  296. #define H_TRACE_PARM -35
  297. #define H_MASK_PARM -37
  298. #define H_MCG_FULL -38
  299. #define H_ALIAS_EXIST -39
  300. #define H_P_COUNTER -40
  301. #define H_TABLE_FULL -41
  302. #define H_ALT_TABLE -42
  303. #define H_MR_CONDITION -43
  304. #define H_NOT_ENOUGH_RESOURCES -44
  305. #define H_R_STATE -45
  306. #define H_RESCINDEND -46
  307. #define H_P2 -55
  308. #define H_P3 -56
  309. #define H_P4 -57
  310. #define H_P5 -58
  311. #define H_P6 -59
  312. #define H_P7 -60
  313. #define H_P8 -61
  314. #define H_P9 -62
  315. #define H_NOOP -63
  316. #define H_UNSUPPORTED -67
  317. #define H_OVERLAP -68
  318. #define H_STATE -75
  319. #define H_IN_USE -77
  320. #define H_INVALID_ELEMENT_VALUE -81
  321. #define H_UNSUPPORTED_FLAG -256
  322. #define H_MULTI_THREADS_ACTIVE -9005
  323. /* Long Busy is a condition that can be returned by the firmware
  324. * when a call cannot be completed now, but the identical call
  325. * should be retried later. This prevents calls blocking in the
  326. * firmware for long periods of time. Annoyingly the firmware can return
  327. * a range of return codes, hinting at how long we should wait before
  328. * retrying. If you don't care for the hint, the macro below is a good
  329. * way to check for the long_busy return codes
  330. */
  331. #define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \
  332. && (x <= H_LONG_BUSY_END_RANGE))
  333. /* Flags */
  334. #define H_LARGE_PAGE (1ULL<<(63-16))
  335. #define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */
  336. #define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */
  337. #define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */
  338. #define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
  339. #define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30)))
  340. #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
  341. #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
  342. #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
  343. #define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */
  344. #define H_ANDCOND (1ULL<<(63-33))
  345. #define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */
  346. #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */
  347. #define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */
  348. #define H_COPY_PAGE (1ULL<<(63-49))
  349. #define H_N (1ULL<<(63-61))
  350. #define H_PP1 (1ULL<<(63-62))
  351. #define H_PP2 (1ULL<<(63-63))
  352. /* Values for 2nd argument to H_SET_MODE */
  353. #define H_SET_MODE_RESOURCE_SET_CIABR 1
  354. #define H_SET_MODE_RESOURCE_SET_DAWR0 2
  355. #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE 3
  356. #define H_SET_MODE_RESOURCE_LE 4
  357. #define H_SET_MODE_RESOURCE_SET_DAWR1 5
  358. /* Flags for H_SET_MODE_RESOURCE_LE */
  359. #define H_SET_MODE_ENDIAN_BIG 0
  360. #define H_SET_MODE_ENDIAN_LITTLE 1
  361. /* VASI States */
  362. #define H_VASI_INVALID 0
  363. #define H_VASI_ENABLED 1
  364. #define H_VASI_ABORTED 2
  365. #define H_VASI_SUSPENDING 3
  366. #define H_VASI_SUSPENDED 4
  367. #define H_VASI_RESUMED 5
  368. #define H_VASI_COMPLETED 6
  369. /* DABRX flags */
  370. #define H_DABRX_HYPERVISOR (1ULL<<(63-61))
  371. #define H_DABRX_KERNEL (1ULL<<(63-62))
  372. #define H_DABRX_USER (1ULL<<(63-63))
  373. /* Values for KVM_PPC_GET_CPU_CHAR & H_GET_CPU_CHARACTERISTICS */
  374. #define H_CPU_CHAR_SPEC_BAR_ORI31 PPC_BIT(0)
  375. #define H_CPU_CHAR_BCCTRL_SERIALISED PPC_BIT(1)
  376. #define H_CPU_CHAR_L1D_FLUSH_ORI30 PPC_BIT(2)
  377. #define H_CPU_CHAR_L1D_FLUSH_TRIG2 PPC_BIT(3)
  378. #define H_CPU_CHAR_L1D_THREAD_PRIV PPC_BIT(4)
  379. #define H_CPU_CHAR_HON_BRANCH_HINTS PPC_BIT(5)
  380. #define H_CPU_CHAR_THR_RECONF_TRIG PPC_BIT(6)
  381. #define H_CPU_CHAR_CACHE_COUNT_DIS PPC_BIT(7)
  382. #define H_CPU_CHAR_BCCTR_FLUSH_ASSIST PPC_BIT(9)
  383. #define H_CPU_BEHAV_FAVOUR_SECURITY PPC_BIT(0)
  384. #define H_CPU_BEHAV_L1D_FLUSH_PR PPC_BIT(1)
  385. #define H_CPU_BEHAV_BNDS_CHK_SPEC_BAR PPC_BIT(2)
  386. #define H_CPU_BEHAV_FLUSH_COUNT_CACHE PPC_BIT(5)
  387. #define H_CPU_BEHAV_NO_L1D_FLUSH_ENTRY PPC_BIT(7)
  388. #define H_CPU_BEHAV_NO_L1D_FLUSH_UACCESS PPC_BIT(8)
  389. /* Each control block has to be on a 4K boundary */
  390. #define H_CB_ALIGNMENT 4096
  391. /* pSeries hypervisor opcodes */
  392. #define H_REMOVE 0x04
  393. #define H_ENTER 0x08
  394. #define H_READ 0x0c
  395. #define H_CLEAR_MOD 0x10
  396. #define H_CLEAR_REF 0x14
  397. #define H_PROTECT 0x18
  398. #define H_GET_TCE 0x1c
  399. #define H_PUT_TCE 0x20
  400. #define H_SET_SPRG0 0x24
  401. #define H_SET_DABR 0x28
  402. #define H_PAGE_INIT 0x2c
  403. #define H_SET_ASR 0x30
  404. #define H_ASR_ON 0x34
  405. #define H_ASR_OFF 0x38
  406. #define H_LOGICAL_CI_LOAD 0x3c
  407. #define H_LOGICAL_CI_STORE 0x40
  408. #define H_LOGICAL_CACHE_LOAD 0x44
  409. #define H_LOGICAL_CACHE_STORE 0x48
  410. #define H_LOGICAL_ICBI 0x4c
  411. #define H_LOGICAL_DCBF 0x50
  412. #define H_GET_TERM_CHAR 0x54
  413. #define H_PUT_TERM_CHAR 0x58
  414. #define H_REAL_TO_LOGICAL 0x5c
  415. #define H_HYPERVISOR_DATA 0x60
  416. #define H_EOI 0x64
  417. #define H_CPPR 0x68
  418. #define H_IPI 0x6c
  419. #define H_IPOLL 0x70
  420. #define H_XIRR 0x74
  421. #define H_PERFMON 0x7c
  422. #define H_MIGRATE_DMA 0x78
  423. #define H_REGISTER_VPA 0xDC
  424. #define H_CEDE 0xE0
  425. #define H_CONFER 0xE4
  426. #define H_PROD 0xE8
  427. #define H_GET_PPP 0xEC
  428. #define H_SET_PPP 0xF0
  429. #define H_PURR 0xF4
  430. #define H_PIC 0xF8
  431. #define H_REG_CRQ 0xFC
  432. #define H_FREE_CRQ 0x100
  433. #define H_VIO_SIGNAL 0x104
  434. #define H_SEND_CRQ 0x108
  435. #define H_COPY_RDMA 0x110
  436. #define H_REGISTER_LOGICAL_LAN 0x114
  437. #define H_FREE_LOGICAL_LAN 0x118
  438. #define H_ADD_LOGICAL_LAN_BUFFER 0x11C
  439. #define H_SEND_LOGICAL_LAN 0x120
  440. #define H_BULK_REMOVE 0x124
  441. #define H_MULTICAST_CTRL 0x130
  442. #define H_SET_XDABR 0x134
  443. #define H_STUFF_TCE 0x138
  444. #define H_PUT_TCE_INDIRECT 0x13C
  445. #define H_CHANGE_LOGICAL_LAN_MAC 0x14C
  446. #define H_VTERM_PARTNER_INFO 0x150
  447. #define H_REGISTER_VTERM 0x154
  448. #define H_FREE_VTERM 0x158
  449. #define H_RESET_EVENTS 0x15C
  450. #define H_ALLOC_RESOURCE 0x160
  451. #define H_FREE_RESOURCE 0x164
  452. #define H_MODIFY_QP 0x168
  453. #define H_QUERY_QP 0x16C
  454. #define H_REREGISTER_PMR 0x170
  455. #define H_REGISTER_SMR 0x174
  456. #define H_QUERY_MR 0x178
  457. #define H_QUERY_MW 0x17C
  458. #define H_QUERY_HCA 0x180
  459. #define H_QUERY_PORT 0x184
  460. #define H_MODIFY_PORT 0x188
  461. #define H_DEFINE_AQP1 0x18C
  462. #define H_GET_TRACE_BUFFER 0x190
  463. #define H_DEFINE_AQP0 0x194
  464. #define H_RESIZE_MR 0x198
  465. #define H_ATTACH_MCQP 0x19C
  466. #define H_DETACH_MCQP 0x1A0
  467. #define H_CREATE_RPT 0x1A4
  468. #define H_REMOVE_RPT 0x1A8
  469. #define H_REGISTER_RPAGES 0x1AC
  470. #define H_DISABLE_AND_GETC 0x1B0
  471. #define H_ERROR_DATA 0x1B4
  472. #define H_GET_HCA_INFO 0x1B8
  473. #define H_GET_PERF_COUNT 0x1BC
  474. #define H_MANAGE_TRACE 0x1C0
  475. #define H_GET_CPU_CHARACTERISTICS 0x1C8
  476. #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
  477. #define H_QUERY_INT_STATE 0x1E4
  478. #define H_POLL_PENDING 0x1D8
  479. #define H_ILLAN_ATTRIBUTES 0x244
  480. #define H_MODIFY_HEA_QP 0x250
  481. #define H_QUERY_HEA_QP 0x254
  482. #define H_QUERY_HEA 0x258
  483. #define H_QUERY_HEA_PORT 0x25C
  484. #define H_MODIFY_HEA_PORT 0x260
  485. #define H_REG_BCMC 0x264
  486. #define H_DEREG_BCMC 0x268
  487. #define H_REGISTER_HEA_RPAGES 0x26C
  488. #define H_DISABLE_AND_GET_HEA 0x270
  489. #define H_GET_HEA_INFO 0x274
  490. #define H_ALLOC_HEA_RESOURCE 0x278
  491. #define H_ADD_CONN 0x284
  492. #define H_DEL_CONN 0x288
  493. #define H_JOIN 0x298
  494. #define H_VASI_STATE 0x2A4
  495. #define H_ENABLE_CRQ 0x2B0
  496. #define H_GET_EM_PARMS 0x2B8
  497. #define H_SET_MPP 0x2D0
  498. #define H_GET_MPP 0x2D4
  499. #define H_HOME_NODE_ASSOCIATIVITY 0x2EC
  500. #define H_XIRR_X 0x2FC
  501. #define H_RANDOM 0x300
  502. #define H_SET_MODE 0x31C
  503. #define H_RESIZE_HPT_PREPARE 0x36C
  504. #define H_RESIZE_HPT_COMMIT 0x370
  505. #define H_CLEAN_SLB 0x374
  506. #define H_INVALIDATE_PID 0x378
  507. #define H_REGISTER_PROC_TBL 0x37C
  508. #define H_SIGNAL_SYS_RESET 0x380
  509. #define H_INT_GET_SOURCE_INFO 0x3A8
  510. #define H_INT_SET_SOURCE_CONFIG 0x3AC
  511. #define H_INT_GET_SOURCE_CONFIG 0x3B0
  512. #define H_INT_GET_QUEUE_INFO 0x3B4
  513. #define H_INT_SET_QUEUE_CONFIG 0x3B8
  514. #define H_INT_GET_QUEUE_CONFIG 0x3BC
  515. #define H_INT_SET_OS_REPORTING_LINE 0x3C0
  516. #define H_INT_GET_OS_REPORTING_LINE 0x3C4
  517. #define H_INT_ESB 0x3C8
  518. #define H_INT_SYNC 0x3CC
  519. #define H_INT_RESET 0x3D0
  520. #define H_SCM_READ_METADATA 0x3E4
  521. #define H_SCM_WRITE_METADATA 0x3E8
  522. #define H_SCM_BIND_MEM 0x3EC
  523. #define H_SCM_UNBIND_MEM 0x3F0
  524. #define H_SCM_UNBIND_ALL 0x3FC
  525. #define H_SCM_HEALTH 0x400
  526. #define H_RPT_INVALIDATE 0x448
  527. #define H_SCM_FLUSH 0x44C
  528. #define H_WATCHDOG 0x45C
  529. #define H_GUEST_GET_CAPABILITIES 0x460
  530. #define H_GUEST_SET_CAPABILITIES 0x464
  531. #define H_GUEST_CREATE 0x470
  532. #define H_GUEST_CREATE_VCPU 0x474
  533. #define H_GUEST_GET_STATE 0x478
  534. #define H_GUEST_SET_STATE 0x47C
  535. #define H_GUEST_RUN_VCPU 0x480
  536. #define H_GUEST_DELETE 0x488
  537. #define MAX_HCALL_OPCODE H_GUEST_DELETE
  538. /* The hcalls above are standardized in PAPR and implemented by pHyp
  539. * as well.
  540. *
  541. * We also need some hcalls which are specific to qemu / KVM-on-POWER.
  542. * We put those into the 0xf000-0xfffc range which is reserved by PAPR
  543. * for "platform-specific" hcalls.
  544. */
  545. #define KVMPPC_HCALL_BASE 0xf000
  546. #define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0)
  547. #define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1)
  548. /* Client Architecture support */
  549. #define KVMPPC_H_CAS (KVMPPC_HCALL_BASE + 0x2)
  550. #define KVMPPC_H_UPDATE_DT (KVMPPC_HCALL_BASE + 0x3)
  551. /* 0x4 was used for KVMPPC_H_UPDATE_PHANDLE in SLOF */
  552. #define KVMPPC_H_VOF_CLIENT (KVMPPC_HCALL_BASE + 0x5)
  553. /* Platform-specific hcalls used for nested HV KVM */
  554. #define KVMPPC_H_SET_PARTITION_TABLE (KVMPPC_HCALL_BASE + 0x800)
  555. #define KVMPPC_H_ENTER_NESTED (KVMPPC_HCALL_BASE + 0x804)
  556. #define KVMPPC_H_TLB_INVALIDATE (KVMPPC_HCALL_BASE + 0x808)
  557. #define KVMPPC_H_COPY_TOFROM_GUEST (KVMPPC_HCALL_BASE + 0x80C)
  558. #define KVMPPC_HCALL_MAX KVMPPC_H_COPY_TOFROM_GUEST
  559. /*
  560. * The hcall range 0xEF00 to 0xEF80 is reserved for use in facilitating
  561. * Secure VM mode via an Ultravisor / Protected Execution Facility
  562. */
  563. #define SVM_HCALL_BASE 0xEF00
  564. #define SVM_H_TPM_COMM 0xEF10
  565. #define SVM_HCALL_MAX SVM_H_TPM_COMM
  566. typedef struct SpaprDeviceTreeUpdateHeader {
  567. uint32_t version_id;
  568. } SpaprDeviceTreeUpdateHeader;
  569. #define hcall_dprintf(fmt, ...) \
  570. do { \
  571. qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \
  572. } while (0)
  573. typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, SpaprMachineState *sm,
  574. target_ulong opcode,
  575. target_ulong *args);
  576. void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
  577. void spapr_unregister_hypercall(target_ulong opcode);
  578. target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
  579. target_ulong *args);
  580. target_ulong vhyp_mmu_resize_hpt_prepare(PowerPCCPU *cpu,
  581. SpaprMachineState *spapr,
  582. target_ulong shift);
  583. target_ulong vhyp_mmu_resize_hpt_commit(PowerPCCPU *cpu,
  584. SpaprMachineState *spapr,
  585. target_ulong flags,
  586. target_ulong shift);
  587. bool is_ram_address(SpaprMachineState *spapr, hwaddr addr);
  588. void push_sregs_to_kvm_pr(SpaprMachineState *spapr);
  589. /* Virtual Processor Area structure constants */
  590. #define VPA_MIN_SIZE 640
  591. #define VPA_SIZE_OFFSET 0x4
  592. #define VPA_SHARED_PROC_OFFSET 0x9
  593. #define VPA_SHARED_PROC_VAL 0x2
  594. #define VPA_DISPATCH_COUNTER 0x100
  595. /* ibm,set-eeh-option */
  596. #define RTAS_EEH_DISABLE 0
  597. #define RTAS_EEH_ENABLE 1
  598. #define RTAS_EEH_THAW_IO 2
  599. #define RTAS_EEH_THAW_DMA 3
  600. /* ibm,get-config-addr-info2 */
  601. #define RTAS_GET_PE_ADDR 0
  602. #define RTAS_GET_PE_MODE 1
  603. #define RTAS_PE_MODE_NONE 0
  604. #define RTAS_PE_MODE_NOT_SHARED 1
  605. #define RTAS_PE_MODE_SHARED 2
  606. /* ibm,read-slot-reset-state2 */
  607. #define RTAS_EEH_PE_STATE_NORMAL 0
  608. #define RTAS_EEH_PE_STATE_RESET 1
  609. #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2
  610. #define RTAS_EEH_PE_STATE_STOPPED_DMA 4
  611. #define RTAS_EEH_PE_STATE_UNAVAIL 5
  612. #define RTAS_EEH_NOT_SUPPORT 0
  613. #define RTAS_EEH_SUPPORT 1
  614. #define RTAS_EEH_PE_UNAVAIL_INFO 1000
  615. #define RTAS_EEH_PE_RECOVER_INFO 0
  616. /* ibm,set-slot-reset */
  617. #define RTAS_SLOT_RESET_DEACTIVATE 0
  618. #define RTAS_SLOT_RESET_HOT 1
  619. #define RTAS_SLOT_RESET_FUNDAMENTAL 3
  620. /* ibm,slot-error-detail */
  621. #define RTAS_SLOT_TEMP_ERR_LOG 1
  622. #define RTAS_SLOT_PERM_ERR_LOG 2
  623. /* RTAS return codes */
  624. #define RTAS_OUT_SUCCESS 0
  625. #define RTAS_OUT_NO_ERRORS_FOUND 1
  626. #define RTAS_OUT_HW_ERROR -1
  627. #define RTAS_OUT_BUSY -2
  628. #define RTAS_OUT_PARAM_ERROR -3
  629. #define RTAS_OUT_NOT_SUPPORTED -3
  630. #define RTAS_OUT_NO_SUCH_INDICATOR -3
  631. #define RTAS_OUT_NOT_AUTHORIZED -9002
  632. #define RTAS_OUT_SYSPARM_PARAM_ERROR -9999
  633. /* DDW pagesize mask values from ibm,query-pe-dma-window */
  634. #define RTAS_DDW_PGSIZE_4K 0x01
  635. #define RTAS_DDW_PGSIZE_64K 0x02
  636. #define RTAS_DDW_PGSIZE_16M 0x04
  637. #define RTAS_DDW_PGSIZE_32M 0x08
  638. #define RTAS_DDW_PGSIZE_64M 0x10
  639. #define RTAS_DDW_PGSIZE_128M 0x20
  640. #define RTAS_DDW_PGSIZE_256M 0x40
  641. #define RTAS_DDW_PGSIZE_16G 0x80
  642. #define RTAS_DDW_PGSIZE_2M 0x100
  643. /* RTAS tokens */
  644. #define RTAS_TOKEN_BASE 0x2000
  645. #define RTAS_DISPLAY_CHARACTER (RTAS_TOKEN_BASE + 0x00)
  646. #define RTAS_GET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x01)
  647. #define RTAS_SET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x02)
  648. #define RTAS_POWER_OFF (RTAS_TOKEN_BASE + 0x03)
  649. #define RTAS_SYSTEM_REBOOT (RTAS_TOKEN_BASE + 0x04)
  650. #define RTAS_QUERY_CPU_STOPPED_STATE (RTAS_TOKEN_BASE + 0x05)
  651. #define RTAS_START_CPU (RTAS_TOKEN_BASE + 0x06)
  652. #define RTAS_STOP_SELF (RTAS_TOKEN_BASE + 0x07)
  653. #define RTAS_IBM_GET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x08)
  654. #define RTAS_IBM_SET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x09)
  655. #define RTAS_IBM_SET_XIVE (RTAS_TOKEN_BASE + 0x0A)
  656. #define RTAS_IBM_GET_XIVE (RTAS_TOKEN_BASE + 0x0B)
  657. #define RTAS_IBM_INT_OFF (RTAS_TOKEN_BASE + 0x0C)
  658. #define RTAS_IBM_INT_ON (RTAS_TOKEN_BASE + 0x0D)
  659. #define RTAS_CHECK_EXCEPTION (RTAS_TOKEN_BASE + 0x0E)
  660. #define RTAS_EVENT_SCAN (RTAS_TOKEN_BASE + 0x0F)
  661. #define RTAS_IBM_SET_TCE_BYPASS (RTAS_TOKEN_BASE + 0x10)
  662. #define RTAS_QUIESCE (RTAS_TOKEN_BASE + 0x11)
  663. #define RTAS_NVRAM_FETCH (RTAS_TOKEN_BASE + 0x12)
  664. #define RTAS_NVRAM_STORE (RTAS_TOKEN_BASE + 0x13)
  665. #define RTAS_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x14)
  666. #define RTAS_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x15)
  667. #define RTAS_IBM_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x16)
  668. #define RTAS_IBM_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x17)
  669. #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER (RTAS_TOKEN_BASE + 0x18)
  670. #define RTAS_IBM_CHANGE_MSI (RTAS_TOKEN_BASE + 0x19)
  671. #define RTAS_SET_INDICATOR (RTAS_TOKEN_BASE + 0x1A)
  672. #define RTAS_SET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1B)
  673. #define RTAS_GET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1C)
  674. #define RTAS_GET_SENSOR_STATE (RTAS_TOKEN_BASE + 0x1D)
  675. #define RTAS_IBM_CONFIGURE_CONNECTOR (RTAS_TOKEN_BASE + 0x1E)
  676. #define RTAS_IBM_OS_TERM (RTAS_TOKEN_BASE + 0x1F)
  677. #define RTAS_IBM_SET_EEH_OPTION (RTAS_TOKEN_BASE + 0x20)
  678. #define RTAS_IBM_GET_CONFIG_ADDR_INFO2 (RTAS_TOKEN_BASE + 0x21)
  679. #define RTAS_IBM_READ_SLOT_RESET_STATE2 (RTAS_TOKEN_BASE + 0x22)
  680. #define RTAS_IBM_SET_SLOT_RESET (RTAS_TOKEN_BASE + 0x23)
  681. #define RTAS_IBM_CONFIGURE_PE (RTAS_TOKEN_BASE + 0x24)
  682. #define RTAS_IBM_SLOT_ERROR_DETAIL (RTAS_TOKEN_BASE + 0x25)
  683. #define RTAS_IBM_QUERY_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x26)
  684. #define RTAS_IBM_CREATE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x27)
  685. #define RTAS_IBM_REMOVE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x28)
  686. #define RTAS_IBM_RESET_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x29)
  687. #define RTAS_IBM_SUSPEND_ME (RTAS_TOKEN_BASE + 0x2A)
  688. #define RTAS_IBM_NMI_REGISTER (RTAS_TOKEN_BASE + 0x2B)
  689. #define RTAS_IBM_NMI_INTERLOCK (RTAS_TOKEN_BASE + 0x2C)
  690. #define RTAS_TOKEN_MAX (RTAS_TOKEN_BASE + 0x2D)
  691. /* RTAS ibm,get-system-parameter token values */
  692. #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS 20
  693. #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE 42
  694. #define RTAS_SYSPARM_UUID 48
  695. /* RTAS indicator/sensor types
  696. *
  697. * as defined by PAPR+ 2.7 7.3.5.4, Table 41
  698. *
  699. * NOTE: currently only DR-related sensors are implemented here
  700. */
  701. #define RTAS_SENSOR_TYPE_ISOLATION_STATE 9001
  702. #define RTAS_SENSOR_TYPE_DR 9002
  703. #define RTAS_SENSOR_TYPE_ALLOCATION_STATE 9003
  704. #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE
  705. /* Possible values for the platform-processor-diagnostics-run-mode parameter
  706. * of the RTAS ibm,get-system-parameter call.
  707. */
  708. #define DIAGNOSTICS_RUN_MODE_DISABLED 0
  709. #define DIAGNOSTICS_RUN_MODE_STAGGERED 1
  710. #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2
  711. #define DIAGNOSTICS_RUN_MODE_PERIODIC 3
  712. static inline uint64_t ppc64_phys_to_real(uint64_t addr)
  713. {
  714. return addr & ~0xF000000000000000ULL;
  715. }
  716. static inline uint32_t rtas_ld(target_ulong phys, int n)
  717. {
  718. return ldl_be_phys(&address_space_memory,
  719. ppc64_phys_to_real(phys + 4 * n));
  720. }
  721. static inline uint64_t rtas_ldq(target_ulong phys, int n)
  722. {
  723. return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1);
  724. }
  725. static inline void rtas_st(target_ulong phys, int n, uint32_t val)
  726. {
  727. stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4 * n), val);
  728. }
  729. typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, SpaprMachineState *sm,
  730. uint32_t token,
  731. uint32_t nargs, target_ulong args,
  732. uint32_t nret, target_ulong rets);
  733. void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn);
  734. target_ulong spapr_rtas_call(PowerPCCPU *cpu, SpaprMachineState *sm,
  735. uint32_t token, uint32_t nargs, target_ulong args,
  736. uint32_t nret, target_ulong rets);
  737. void spapr_dt_rtas_tokens(void *fdt, int rtas);
  738. void spapr_load_rtas(SpaprMachineState *spapr, void *fdt, hwaddr addr);
  739. #define SPAPR_TCE_PAGE_SHIFT 12
  740. #define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT)
  741. #define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1)
  742. #define SPAPR_VIO_BASE_LIOBN 0x00000000
  743. #define SPAPR_VIO_LIOBN(reg) (0x00000000 | (reg))
  744. #define SPAPR_PCI_LIOBN(phb_index, window_num) \
  745. (0x80000000 | ((phb_index) << 8) | (window_num))
  746. #define SPAPR_IS_PCI_LIOBN(liobn) (!!((liobn) & 0x80000000))
  747. #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff)
  748. #define RTAS_MIN_SIZE 20 /* hv_rtas_size in SLOF */
  749. #define RTAS_ERROR_LOG_MAX 2048
  750. /* Offset from rtas-base where error log is placed */
  751. #define RTAS_ERROR_LOG_OFFSET 0x30
  752. #define RTAS_EVENT_SCAN_RATE 1
  753. /* This helper should be used to encode interrupt specifiers when the related
  754. * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie,
  755. * VIO devices, RTAS event sources and PHBs).
  756. */
  757. static inline void spapr_dt_irq(uint32_t *intspec, int irq, bool is_lsi)
  758. {
  759. intspec[0] = cpu_to_be32(irq);
  760. intspec[1] = is_lsi ? cpu_to_be32(1) : 0;
  761. }
  762. #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table"
  763. OBJECT_DECLARE_SIMPLE_TYPE(SpaprTceTable, SPAPR_TCE_TABLE)
  764. #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region"
  765. DECLARE_INSTANCE_CHECKER(IOMMUMemoryRegion, SPAPR_IOMMU_MEMORY_REGION,
  766. TYPE_SPAPR_IOMMU_MEMORY_REGION)
  767. struct SpaprTceTable {
  768. DeviceState parent;
  769. uint32_t liobn;
  770. uint32_t nb_table;
  771. uint64_t bus_offset;
  772. uint32_t page_shift;
  773. uint64_t *table;
  774. uint32_t mig_nb_table;
  775. uint64_t *mig_table;
  776. bool bypass;
  777. bool need_vfio;
  778. bool skipping_replay;
  779. bool def_win;
  780. int fd;
  781. MemoryRegion root;
  782. IOMMUMemoryRegion iommu;
  783. struct SpaprVioDevice *vdev; /* for @bypass migration compatibility only */
  784. QLIST_ENTRY(SpaprTceTable) list;
  785. };
  786. SpaprTceTable *spapr_tce_find_by_liobn(target_ulong liobn);
  787. struct SpaprEventLogEntry {
  788. uint32_t summary;
  789. uint32_t extended_length;
  790. void *extended_log;
  791. QTAILQ_ENTRY(SpaprEventLogEntry) next;
  792. };
  793. void *spapr_build_fdt(SpaprMachineState *spapr, bool reset, size_t space);
  794. void spapr_events_init(SpaprMachineState *sm);
  795. void spapr_dt_events(SpaprMachineState *sm, void *fdt);
  796. void close_htab_fd(SpaprMachineState *spapr);
  797. void spapr_setup_hpt(SpaprMachineState *spapr);
  798. void spapr_free_hpt(SpaprMachineState *spapr);
  799. void spapr_check_mmu_mode(bool guest_radix);
  800. SpaprTceTable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn);
  801. void spapr_tce_table_enable(SpaprTceTable *tcet,
  802. uint32_t page_shift, uint64_t bus_offset,
  803. uint32_t nb_table);
  804. void spapr_tce_table_disable(SpaprTceTable *tcet);
  805. void spapr_tce_set_need_vfio(SpaprTceTable *tcet, bool need_vfio);
  806. MemoryRegion *spapr_tce_get_iommu(SpaprTceTable *tcet);
  807. int spapr_dma_dt(void *fdt, int node_off, const char *propname,
  808. uint32_t liobn, uint64_t window, uint32_t size);
  809. int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
  810. SpaprTceTable *tcet);
  811. void spapr_pci_switch_vga(SpaprMachineState *spapr, bool big_endian);
  812. void spapr_hotplug_req_add_by_index(SpaprDrc *drc);
  813. void spapr_hotplug_req_remove_by_index(SpaprDrc *drc);
  814. void spapr_hotplug_req_add_by_count(SpaprDrcType drc_type,
  815. uint32_t count);
  816. void spapr_hotplug_req_remove_by_count(SpaprDrcType drc_type,
  817. uint32_t count);
  818. void spapr_hotplug_req_add_by_count_indexed(SpaprDrcType drc_type,
  819. uint32_t count, uint32_t index);
  820. void spapr_hotplug_req_remove_by_count_indexed(SpaprDrcType drc_type,
  821. uint32_t count, uint32_t index);
  822. int spapr_hpt_shift_for_ramsize(uint64_t ramsize);
  823. int spapr_reallocate_hpt(SpaprMachineState *spapr, int shift, Error **errp);
  824. void spapr_clear_pending_events(SpaprMachineState *spapr);
  825. void spapr_clear_pending_hotplug_events(SpaprMachineState *spapr);
  826. void spapr_memory_unplug_rollback(SpaprMachineState *spapr, DeviceState *dev);
  827. int spapr_max_server_number(SpaprMachineState *spapr);
  828. void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex,
  829. uint64_t pte0, uint64_t pte1);
  830. void spapr_mce_req_event(PowerPCCPU *cpu, bool recovered);
  831. /* DRC callbacks. */
  832. void spapr_core_release(DeviceState *dev);
  833. int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
  834. void *fdt, int *fdt_start_offset, Error **errp);
  835. void spapr_lmb_release(DeviceState *dev);
  836. int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
  837. void *fdt, int *fdt_start_offset, Error **errp);
  838. void spapr_phb_release(DeviceState *dev);
  839. int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
  840. void *fdt, int *fdt_start_offset, Error **errp);
  841. void spapr_rtc_read(SpaprRtcState *rtc, struct tm *tm, uint32_t *ns);
  842. int spapr_rtc_import_offset(SpaprRtcState *rtc, int64_t legacy_offset);
  843. #define TYPE_SPAPR_RNG "spapr-rng"
  844. #define SPAPR_MEMORY_BLOCK_SIZE ((hwaddr)1 << 28) /* 256MB */
  845. /*
  846. * This defines the maximum number of DIMM slots we can have for sPAPR
  847. * guest. This is not defined by sPAPR but we are defining it to 32 slots
  848. * based on default number of slots provided by PowerPC kernel.
  849. */
  850. #define SPAPR_MAX_RAM_SLOTS 32
  851. /* 1GB alignment for hotplug memory region */
  852. #define SPAPR_DEVICE_MEM_ALIGN (1 * GiB)
  853. /*
  854. * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory
  855. * property under ibm,dynamic-reconfiguration-memory node.
  856. */
  857. #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6
  858. /*
  859. * Defines for flag value in ibm,dynamic-memory property under
  860. * ibm,dynamic-reconfiguration-memory node.
  861. */
  862. #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008
  863. #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020
  864. #define SPAPR_LMB_FLAGS_RESERVED 0x00000080
  865. #define SPAPR_LMB_FLAGS_HOTREMOVABLE 0x00000100
  866. void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg);
  867. #define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift))
  868. int spapr_get_vcpu_id(PowerPCCPU *cpu);
  869. bool spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp);
  870. PowerPCCPU *spapr_find_cpu(int vcpu_id);
  871. int spapr_caps_pre_load(void *opaque);
  872. int spapr_caps_pre_save(void *opaque);
  873. /*
  874. * Handling of optional capabilities
  875. */
  876. extern const VMStateDescription vmstate_spapr_cap_htm;
  877. extern const VMStateDescription vmstate_spapr_cap_vsx;
  878. extern const VMStateDescription vmstate_spapr_cap_dfp;
  879. extern const VMStateDescription vmstate_spapr_cap_cfpc;
  880. extern const VMStateDescription vmstate_spapr_cap_sbbc;
  881. extern const VMStateDescription vmstate_spapr_cap_ibs;
  882. extern const VMStateDescription vmstate_spapr_cap_hpt_maxpagesize;
  883. extern const VMStateDescription vmstate_spapr_cap_nested_kvm_hv;
  884. extern const VMStateDescription vmstate_spapr_cap_nested_papr;
  885. extern const VMStateDescription vmstate_spapr_cap_large_decr;
  886. extern const VMStateDescription vmstate_spapr_cap_ccf_assist;
  887. extern const VMStateDescription vmstate_spapr_cap_fwnmi;
  888. extern const VMStateDescription vmstate_spapr_cap_rpt_invalidate;
  889. extern const VMStateDescription vmstate_spapr_cap_ail_mode_3;
  890. extern const VMStateDescription vmstate_spapr_wdt;
  891. extern const VMStateDescription vmstate_spapr_cap_dawr1;
  892. static inline uint8_t spapr_get_cap(SpaprMachineState *spapr, int cap)
  893. {
  894. return spapr->eff.caps[cap];
  895. }
  896. void spapr_caps_init(SpaprMachineState *spapr);
  897. void spapr_caps_apply(SpaprMachineState *spapr);
  898. void spapr_caps_cpu_apply(SpaprMachineState *spapr, PowerPCCPU *cpu);
  899. void spapr_caps_add_properties(SpaprMachineClass *smc);
  900. int spapr_caps_post_migration(SpaprMachineState *spapr);
  901. bool spapr_check_pagesize(SpaprMachineState *spapr, hwaddr pagesize,
  902. Error **errp);
  903. /*
  904. * XIVE definitions
  905. */
  906. #define SPAPR_OV5_XIVE_LEGACY 0x0
  907. #define SPAPR_OV5_XIVE_EXPLOIT 0x40
  908. #define SPAPR_OV5_XIVE_BOTH 0x80 /* Only to advertise on the platform */
  909. void spapr_set_all_lpcrs(target_ulong value, target_ulong mask);
  910. void spapr_init_all_lpcrs(target_ulong value, target_ulong mask);
  911. hwaddr spapr_get_rtas_addr(void);
  912. bool spapr_memory_hot_unplug_supported(SpaprMachineState *spapr);
  913. void spapr_vof_reset(SpaprMachineState *spapr, void *fdt, Error **errp);
  914. void spapr_vof_quiesce(MachineState *ms);
  915. bool spapr_vof_setprop(MachineState *ms, const char *path, const char *propname,
  916. void *val, int vallen);
  917. target_ulong spapr_h_vof_client(PowerPCCPU *cpu, SpaprMachineState *spapr,
  918. target_ulong opcode, target_ulong *args);
  919. target_ulong spapr_vof_client_architecture_support(MachineState *ms,
  920. CPUState *cs,
  921. target_ulong ovec_addr);
  922. void spapr_vof_client_dt_finalize(SpaprMachineState *spapr, void *fdt);
  923. /* H_WATCHDOG */
  924. void spapr_watchdog_init(SpaprMachineState *spapr);
  925. void spapr_register_nested_hv(void);
  926. void spapr_unregister_nested_hv(void);
  927. void spapr_nested_reset(SpaprMachineState *spapr);
  928. void spapr_register_nested_papr(void);
  929. void spapr_unregister_nested_papr(void);
  930. #endif /* HW_SPAPR_H */