loongarch_extioi_common.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * LoongArch 3A5000 ext interrupt controller definitions
  4. * Copyright (C) 2024 Loongson Technology Corporation Limited
  5. */
  6. #ifndef LOONGARCH_EXTIOI_COMMON_H
  7. #define LOONGARCH_EXTIOI_COMMON_H
  8. #include "qom/object.h"
  9. #include "hw/sysbus.h"
  10. #include "hw/loongarch/virt.h"
  11. #define LS3A_INTC_IP 8
  12. #define EXTIOI_IRQS (256)
  13. #define EXTIOI_IRQS_BITMAP_SIZE (256 / 8)
  14. /* irq from EXTIOI is routed to no more than 4 cpus */
  15. #define EXTIOI_CPUS (4)
  16. /* map to ipnum per 32 irqs */
  17. #define EXTIOI_IRQS_IPMAP_SIZE (256 / 32)
  18. #define EXTIOI_IRQS_COREMAP_SIZE 256
  19. #define EXTIOI_IRQS_NODETYPE_COUNT 16
  20. #define EXTIOI_IRQS_GROUP_COUNT 8
  21. #define APIC_OFFSET 0x400
  22. #define APIC_BASE (0x1000ULL + APIC_OFFSET)
  23. #define EXTIOI_NODETYPE_START (0x4a0 - APIC_OFFSET)
  24. #define EXTIOI_NODETYPE_END (0x4c0 - APIC_OFFSET)
  25. #define EXTIOI_IPMAP_START (0x4c0 - APIC_OFFSET)
  26. #define EXTIOI_IPMAP_END (0x4c8 - APIC_OFFSET)
  27. #define EXTIOI_ENABLE_START (0x600 - APIC_OFFSET)
  28. #define EXTIOI_ENABLE_END (0x620 - APIC_OFFSET)
  29. #define EXTIOI_BOUNCE_START (0x680 - APIC_OFFSET)
  30. #define EXTIOI_BOUNCE_END (0x6a0 - APIC_OFFSET)
  31. #define EXTIOI_ISR_START (0x700 - APIC_OFFSET)
  32. #define EXTIOI_ISR_END (0x720 - APIC_OFFSET)
  33. #define EXTIOI_COREISR_START (0x800 - APIC_OFFSET)
  34. #define EXTIOI_COREISR_END (0xB20 - APIC_OFFSET)
  35. #define EXTIOI_COREMAP_START (0xC00 - APIC_OFFSET)
  36. #define EXTIOI_COREMAP_END (0xD00 - APIC_OFFSET)
  37. #define EXTIOI_SIZE 0x800
  38. #define EXTIOI_VIRT_BASE (0x40000000)
  39. #define EXTIOI_VIRT_SIZE (0x1000)
  40. #define EXTIOI_VIRT_FEATURES (0x0)
  41. #define EXTIOI_HAS_VIRT_EXTENSION (0)
  42. #define EXTIOI_HAS_ENABLE_OPTION (1)
  43. #define EXTIOI_HAS_INT_ENCODE (2)
  44. #define EXTIOI_HAS_CPU_ENCODE (3)
  45. #define EXTIOI_VIRT_HAS_FEATURES (BIT(EXTIOI_HAS_VIRT_EXTENSION) \
  46. | BIT(EXTIOI_HAS_ENABLE_OPTION) \
  47. | BIT(EXTIOI_HAS_CPU_ENCODE))
  48. #define EXTIOI_VIRT_CONFIG (0x4)
  49. #define EXTIOI_ENABLE (1)
  50. #define EXTIOI_ENABLE_INT_ENCODE (2)
  51. #define EXTIOI_ENABLE_CPU_ENCODE (3)
  52. #define EXTIOI_VIRT_COREMAP_START (0x40)
  53. #define EXTIOI_VIRT_COREMAP_END (0x240)
  54. #define TYPE_LOONGARCH_EXTIOI_COMMON "loongarch_extioi_common"
  55. OBJECT_DECLARE_TYPE(LoongArchExtIOICommonState,
  56. LoongArchExtIOICommonClass, LOONGARCH_EXTIOI_COMMON)
  57. typedef struct ExtIOICore {
  58. uint32_t coreisr[EXTIOI_IRQS_GROUP_COUNT];
  59. DECLARE_BITMAP(sw_isr[LS3A_INTC_IP], EXTIOI_IRQS);
  60. qemu_irq parent_irq[LS3A_INTC_IP];
  61. uint64_t arch_id;
  62. CPUState *cpu;
  63. } ExtIOICore;
  64. struct LoongArchExtIOICommonState {
  65. SysBusDevice parent_obj;
  66. uint32_t num_cpu;
  67. uint32_t features;
  68. uint32_t status;
  69. /* hardware state */
  70. uint32_t nodetype[EXTIOI_IRQS_NODETYPE_COUNT / 2];
  71. uint32_t bounce[EXTIOI_IRQS_GROUP_COUNT];
  72. uint32_t isr[EXTIOI_IRQS / 32];
  73. uint32_t enable[EXTIOI_IRQS / 32];
  74. uint32_t ipmap[EXTIOI_IRQS_IPMAP_SIZE / 4];
  75. uint32_t coremap[EXTIOI_IRQS / 4];
  76. uint32_t sw_pending[EXTIOI_IRQS / 32];
  77. uint8_t sw_ipmap[EXTIOI_IRQS_IPMAP_SIZE];
  78. uint8_t sw_coremap[EXTIOI_IRQS];
  79. qemu_irq irq[EXTIOI_IRQS];
  80. ExtIOICore *cpu;
  81. MemoryRegion extioi_system_mem;
  82. MemoryRegion virt_extend;
  83. };
  84. struct LoongArchExtIOICommonClass {
  85. SysBusDeviceClass parent_class;
  86. DeviceRealize parent_realize;
  87. int (*pre_save)(void *s);
  88. int (*post_load)(void *s, int version_id);
  89. };
  90. #endif /* LOONGARCH_EXTIOI_H */