arm_gic.h 3.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * ARM GIC support
  3. *
  4. * Copyright (c) 2012 Linaro Limited
  5. * Written by Peter Maydell
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation, either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. /*
  21. * QEMU interface:
  22. * + QOM property "num-cpu": number of CPUs to support
  23. * + QOM property "num-irq": number of IRQs (including both SPIs and PPIs)
  24. * + QOM property "revision": GIC version (1 or 2), or 0 for the 11MPCore GIC
  25. * + QOM property "has-security-extensions": set true if the GIC should
  26. * implement the security extensions
  27. * + QOM property "has-virtualization-extensions": set true if the GIC should
  28. * implement the virtualization extensions
  29. * + unnamed GPIO inputs: (where P is number of SPIs, i.e. num-irq - 32)
  30. * [0..P-1] SPIs
  31. * [P..P+31] PPIs for CPU 0
  32. * [P+32..P+63] PPIs for CPU 1
  33. * ...
  34. * + sysbus IRQs: (in order; number will vary depending on number of cores)
  35. * - IRQ for CPU 0
  36. * - IRQ for CPU 1
  37. * ...
  38. * - FIQ for CPU 0
  39. * - FIQ for CPU 1
  40. * ...
  41. * - VIRQ for CPU 0 (exists even if virt extensions not present)
  42. * - VIRQ for CPU 1 (exists even if virt extensions not present)
  43. * ...
  44. * - VFIQ for CPU 0 (exists even if virt extensions not present)
  45. * - VFIQ for CPU 1 (exists even if virt extensions not present)
  46. * ...
  47. * - maintenance IRQ for CPU i/f 0 (only if virt extensions present)
  48. * - maintenance IRQ for CPU i/f 1 (only if virt extensions present)
  49. * + sysbus MMIO regions: (in order; numbers will vary depending on
  50. * whether virtualization extensions are present and on number of cores)
  51. * - distributor registers (GICD*)
  52. * - CPU interface for the accessing core (GICC*)
  53. * - virtual interface control registers (GICH*) (only if virt extns present)
  54. * - virtual CPU interface for the accessing core (GICV*) (only if virt)
  55. * - CPU 0 CPU interface registers
  56. * - CPU 1 CPU interface registers
  57. * ...
  58. * - CPU 0 virtual interface control registers (only if virt extns present)
  59. * - CPU 1 virtual interface control registers (only if virt extns present)
  60. * ...
  61. */
  62. #ifndef HW_ARM_GIC_H
  63. #define HW_ARM_GIC_H
  64. #include "arm_gic_common.h"
  65. #include "qom/object.h"
  66. /* Number of SGI target-list bits */
  67. #define GIC_TARGETLIST_BITS 8
  68. #define GIC_MAX_PRIORITY_BITS 8
  69. #define GIC_MIN_PRIORITY_BITS 4
  70. #define TYPE_ARM_GIC "arm_gic"
  71. typedef struct ARMGICClass ARMGICClass;
  72. /* This is reusing the GICState typedef from TYPE_ARM_GIC_COMMON */
  73. DECLARE_OBJ_CHECKERS(GICState, ARMGICClass,
  74. ARM_GIC, TYPE_ARM_GIC)
  75. struct ARMGICClass {
  76. /*< private >*/
  77. ARMGICCommonClass parent_class;
  78. /*< public >*/
  79. DeviceRealize parent_realize;
  80. };
  81. const char *gic_class_name(void);
  82. #endif