serial.h 2.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * QEMU 16550A UART emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2008 Citrix Systems, Inc.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #ifndef HW_SERIAL_H
  26. #define HW_SERIAL_H
  27. #include "chardev/char-fe.h"
  28. #include "exec/memory.h"
  29. #include "qemu/fifo8.h"
  30. #include "qom/object.h"
  31. #define UART_FIFO_LENGTH 16 /* 16550A Fifo Length */
  32. struct SerialState {
  33. DeviceState parent;
  34. uint16_t divider;
  35. uint8_t rbr; /* receive register */
  36. uint8_t thr; /* transmit holding register */
  37. uint8_t tsr; /* transmit shift register */
  38. uint8_t ier;
  39. uint8_t iir; /* read only */
  40. uint8_t lcr;
  41. uint8_t mcr;
  42. uint8_t lsr; /* read only */
  43. uint8_t msr; /* read only */
  44. uint8_t scr;
  45. uint8_t fcr;
  46. uint8_t fcr_vmstate; /* we can't write directly this value
  47. it has side effects */
  48. /* NOTE: this hidden state is necessary for tx irq generation as
  49. it can be reset while reading iir */
  50. int thr_ipending;
  51. qemu_irq irq;
  52. CharBackend chr;
  53. int last_break_enable;
  54. uint32_t baudbase;
  55. uint32_t tsr_retry;
  56. guint watch_tag;
  57. bool wakeup;
  58. /* Time when the last byte was successfully sent out of the tsr */
  59. uint64_t last_xmit_ts;
  60. Fifo8 recv_fifo;
  61. Fifo8 xmit_fifo;
  62. /* Interrupt trigger level for recv_fifo */
  63. uint8_t recv_fifo_itl;
  64. QEMUTimer *fifo_timeout_timer;
  65. int timeout_ipending; /* timeout interrupt pending state */
  66. uint64_t char_transmit_time; /* time to transmit a char in ticks */
  67. int poll_msl;
  68. QEMUTimer *modem_status_poll;
  69. MemoryRegion io;
  70. };
  71. typedef struct SerialState SerialState;
  72. extern const VMStateDescription vmstate_serial;
  73. extern const MemoryRegionOps serial_io_ops;
  74. #define TYPE_SERIAL "serial"
  75. OBJECT_DECLARE_SIMPLE_TYPE(SerialState, SERIAL)
  76. #endif