fsl-imx7.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /*
  2. * Copyright (c) 2018, Impinj, Inc.
  3. *
  4. * i.MX7 SoC definitions
  5. *
  6. * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef FSL_IMX7_H
  19. #define FSL_IMX7_H
  20. #include "hw/cpu/a15mpcore.h"
  21. #include "hw/intc/imx_gpcv2.h"
  22. #include "hw/misc/imx7_ccm.h"
  23. #include "hw/misc/imx7_snvs.h"
  24. #include "hw/misc/imx7_gpr.h"
  25. #include "hw/misc/imx7_src.h"
  26. #include "hw/watchdog/wdt_imx2.h"
  27. #include "hw/gpio/imx_gpio.h"
  28. #include "hw/char/imx_serial.h"
  29. #include "hw/timer/imx_gpt.h"
  30. #include "hw/timer/imx_epit.h"
  31. #include "hw/i2c/imx_i2c.h"
  32. #include "hw/sd/sdhci.h"
  33. #include "hw/ssi/imx_spi.h"
  34. #include "hw/net/imx_fec.h"
  35. #include "hw/pci-host/designware.h"
  36. #include "hw/usb/chipidea.h"
  37. #include "hw/or-irq.h"
  38. #include "cpu.h"
  39. #include "qom/object.h"
  40. #include "qemu/units.h"
  41. #define TYPE_FSL_IMX7 "fsl-imx7"
  42. OBJECT_DECLARE_SIMPLE_TYPE(FslIMX7State, FSL_IMX7)
  43. enum FslIMX7Configuration {
  44. FSL_IMX7_NUM_CPUS = 2,
  45. FSL_IMX7_NUM_UARTS = 7,
  46. FSL_IMX7_NUM_ETHS = 2,
  47. FSL_IMX7_ETH_NUM_TX_RINGS = 3,
  48. FSL_IMX7_NUM_USDHCS = 3,
  49. FSL_IMX7_NUM_WDTS = 4,
  50. FSL_IMX7_NUM_GPTS = 4,
  51. FSL_IMX7_NUM_IOMUXCS = 2,
  52. FSL_IMX7_NUM_GPIOS = 7,
  53. FSL_IMX7_NUM_I2CS = 4,
  54. FSL_IMX7_NUM_ECSPIS = 4,
  55. FSL_IMX7_NUM_USBS = 3,
  56. FSL_IMX7_NUM_ADCS = 2,
  57. FSL_IMX7_NUM_SAIS = 3,
  58. FSL_IMX7_NUM_CANS = 2,
  59. FSL_IMX7_NUM_PWMS = 4,
  60. };
  61. struct FslIMX7State {
  62. /*< private >*/
  63. DeviceState parent_obj;
  64. /*< public >*/
  65. ARMCPU cpu[FSL_IMX7_NUM_CPUS];
  66. A15MPPrivState a7mpcore;
  67. IMXGPTState gpt[FSL_IMX7_NUM_GPTS];
  68. IMXGPIOState gpio[FSL_IMX7_NUM_GPIOS];
  69. IMX7CCMState ccm;
  70. IMX7AnalogState analog;
  71. IMX7SNVSState snvs;
  72. IMX7SRCState src;
  73. IMXGPCv2State gpcv2;
  74. IMXSPIState spi[FSL_IMX7_NUM_ECSPIS];
  75. IMXI2CState i2c[FSL_IMX7_NUM_I2CS];
  76. IMXSerialState uart[FSL_IMX7_NUM_UARTS];
  77. IMXFECState eth[FSL_IMX7_NUM_ETHS];
  78. SDHCIState usdhc[FSL_IMX7_NUM_USDHCS];
  79. IMX2WdtState wdt[FSL_IMX7_NUM_WDTS];
  80. IMX7GPRState gpr;
  81. ChipideaState usb[FSL_IMX7_NUM_USBS];
  82. DesignwarePCIEHost pcie;
  83. OrIRQState pcie4_msi_irq;
  84. MemoryRegion rom;
  85. MemoryRegion caam;
  86. MemoryRegion ocram;
  87. MemoryRegion ocram_epdc;
  88. MemoryRegion ocram_pxp;
  89. MemoryRegion ocram_s;
  90. uint32_t phy_num[FSL_IMX7_NUM_ETHS];
  91. bool phy_connected[FSL_IMX7_NUM_ETHS];
  92. };
  93. enum FslIMX7MemoryMap {
  94. FSL_IMX7_MMDC_ADDR = 0x80000000,
  95. FSL_IMX7_MMDC_SIZE = (2 * GiB),
  96. FSL_IMX7_QSPI1_MEM_ADDR = 0x60000000,
  97. FSL_IMX7_QSPI1_MEM_SIZE = (256 * MiB),
  98. FSL_IMX7_PCIE1_MEM_ADDR = 0x40000000,
  99. FSL_IMX7_PCIE1_MEM_SIZE = (256 * MiB),
  100. FSL_IMX7_QSPI1_RX_BUF_ADDR = 0x34000000,
  101. FSL_IMX7_QSPI1_RX_BUF_SIZE = (32 * MiB),
  102. /* PCIe Peripherals */
  103. FSL_IMX7_PCIE_REG_ADDR = 0x33800000,
  104. /* MMAP Peripherals */
  105. FSL_IMX7_DMA_APBH_ADDR = 0x33000000,
  106. FSL_IMX7_DMA_APBH_SIZE = 0x8000,
  107. /* GPV configuration */
  108. FSL_IMX7_GPV6_ADDR = 0x32600000,
  109. FSL_IMX7_GPV5_ADDR = 0x32500000,
  110. FSL_IMX7_GPV4_ADDR = 0x32400000,
  111. FSL_IMX7_GPV3_ADDR = 0x32300000,
  112. FSL_IMX7_GPV2_ADDR = 0x32200000,
  113. FSL_IMX7_GPV1_ADDR = 0x32100000,
  114. FSL_IMX7_GPV0_ADDR = 0x32000000,
  115. FSL_IMX7_GPVn_SIZE = (1 * MiB),
  116. /* Arm Peripherals */
  117. FSL_IMX7_A7MPCORE_ADDR = 0x31000000,
  118. /* AIPS-3 Begin */
  119. FSL_IMX7_ENET2_ADDR = 0x30BF0000,
  120. FSL_IMX7_ENET1_ADDR = 0x30BE0000,
  121. FSL_IMX7_SDMA_ADDR = 0x30BD0000,
  122. FSL_IMX7_SDMA_SIZE = (4 * KiB),
  123. FSL_IMX7_EIM_ADDR = 0x30BC0000,
  124. FSL_IMX7_EIM_SIZE = (4 * KiB),
  125. FSL_IMX7_QSPI_ADDR = 0x30BB0000,
  126. FSL_IMX7_QSPI_SIZE = 0x8000,
  127. FSL_IMX7_SIM2_ADDR = 0x30BA0000,
  128. FSL_IMX7_SIM1_ADDR = 0x30B90000,
  129. FSL_IMX7_SIMn_SIZE = (4 * KiB),
  130. FSL_IMX7_USDHC3_ADDR = 0x30B60000,
  131. FSL_IMX7_USDHC2_ADDR = 0x30B50000,
  132. FSL_IMX7_USDHC1_ADDR = 0x30B40000,
  133. FSL_IMX7_USB3_ADDR = 0x30B30000,
  134. FSL_IMX7_USBMISC3_ADDR = 0x30B30200,
  135. FSL_IMX7_USB2_ADDR = 0x30B20000,
  136. FSL_IMX7_USBMISC2_ADDR = 0x30B20200,
  137. FSL_IMX7_USB1_ADDR = 0x30B10000,
  138. FSL_IMX7_USBMISC1_ADDR = 0x30B10200,
  139. FSL_IMX7_USBMISCn_SIZE = 0x200,
  140. FSL_IMX7_USB_PL301_ADDR = 0x30AD0000,
  141. FSL_IMX7_USB_PL301_SIZE = (64 * KiB),
  142. FSL_IMX7_SEMAPHORE_HS_ADDR = 0x30AC0000,
  143. FSL_IMX7_SEMAPHORE_HS_SIZE = (64 * KiB),
  144. FSL_IMX7_MUB_ADDR = 0x30AB0000,
  145. FSL_IMX7_MUA_ADDR = 0x30AA0000,
  146. FSL_IMX7_MUn_SIZE = (KiB),
  147. FSL_IMX7_UART7_ADDR = 0x30A90000,
  148. FSL_IMX7_UART6_ADDR = 0x30A80000,
  149. FSL_IMX7_UART5_ADDR = 0x30A70000,
  150. FSL_IMX7_UART4_ADDR = 0x30A60000,
  151. FSL_IMX7_I2C4_ADDR = 0x30A50000,
  152. FSL_IMX7_I2C3_ADDR = 0x30A40000,
  153. FSL_IMX7_I2C2_ADDR = 0x30A30000,
  154. FSL_IMX7_I2C1_ADDR = 0x30A20000,
  155. FSL_IMX7_CAN2_ADDR = 0x30A10000,
  156. FSL_IMX7_CAN1_ADDR = 0x30A00000,
  157. FSL_IMX7_CANn_SIZE = (4 * KiB),
  158. FSL_IMX7_AIPS3_CONF_ADDR = 0x309F0000,
  159. FSL_IMX7_AIPS3_CONF_SIZE = (64 * KiB),
  160. FSL_IMX7_CAAM_ADDR = 0x30900000,
  161. FSL_IMX7_CAAM_SIZE = (256 * KiB),
  162. FSL_IMX7_SPBA_ADDR = 0x308F0000,
  163. FSL_IMX7_SPBA_SIZE = (4 * KiB),
  164. FSL_IMX7_SAI3_ADDR = 0x308C0000,
  165. FSL_IMX7_SAI2_ADDR = 0x308B0000,
  166. FSL_IMX7_SAI1_ADDR = 0x308A0000,
  167. FSL_IMX7_SAIn_SIZE = (4 * KiB),
  168. FSL_IMX7_UART3_ADDR = 0x30880000,
  169. /*
  170. * Some versions of the reference manual claim that UART2 is @
  171. * 0x30870000, but experiments with HW + DT files in upstream
  172. * Linux kernel show that not to be true and that block is
  173. * actually located @ 0x30890000
  174. */
  175. FSL_IMX7_UART2_ADDR = 0x30890000,
  176. FSL_IMX7_UART1_ADDR = 0x30860000,
  177. FSL_IMX7_ECSPI3_ADDR = 0x30840000,
  178. FSL_IMX7_ECSPI2_ADDR = 0x30830000,
  179. FSL_IMX7_ECSPI1_ADDR = 0x30820000,
  180. FSL_IMX7_ECSPIn_SIZE = (4 * KiB),
  181. /* AIPS-3 End */
  182. /* AIPS-2 Begin */
  183. FSL_IMX7_AXI_DEBUG_MON_ADDR = 0x307E0000,
  184. FSL_IMX7_AXI_DEBUG_MON_SIZE = (64 * KiB),
  185. FSL_IMX7_PERFMON2_ADDR = 0x307D0000,
  186. FSL_IMX7_PERFMON1_ADDR = 0x307C0000,
  187. FSL_IMX7_PERFMONn_SIZE = (64 * KiB),
  188. FSL_IMX7_DDRC_ADDR = 0x307A0000,
  189. FSL_IMX7_DDRC_SIZE = (4 * KiB),
  190. FSL_IMX7_DDRC_PHY_ADDR = 0x30790000,
  191. FSL_IMX7_DDRC_PHY_SIZE = (4 * KiB),
  192. FSL_IMX7_TZASC_ADDR = 0x30780000,
  193. FSL_IMX7_TZASC_SIZE = (64 * KiB),
  194. FSL_IMX7_MIPI_DSI_ADDR = 0x30760000,
  195. FSL_IMX7_MIPI_DSI_SIZE = (4 * KiB),
  196. FSL_IMX7_MIPI_CSI_ADDR = 0x30750000,
  197. FSL_IMX7_MIPI_CSI_SIZE = 0x4000,
  198. FSL_IMX7_LCDIF_ADDR = 0x30730000,
  199. FSL_IMX7_LCDIF_SIZE = 0x8000,
  200. FSL_IMX7_CSI_ADDR = 0x30710000,
  201. FSL_IMX7_CSI_SIZE = (4 * KiB),
  202. FSL_IMX7_PXP_ADDR = 0x30700000,
  203. FSL_IMX7_PXP_SIZE = 0x4000,
  204. FSL_IMX7_EPDC_ADDR = 0x306F0000,
  205. FSL_IMX7_EPDC_SIZE = (4 * KiB),
  206. FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000,
  207. FSL_IMX7_PCIE_PHY_SIZE = (4 * KiB),
  208. FSL_IMX7_SYSCNT_CTRL_ADDR = 0x306C0000,
  209. FSL_IMX7_SYSCNT_CMP_ADDR = 0x306B0000,
  210. FSL_IMX7_SYSCNT_RD_ADDR = 0x306A0000,
  211. FSL_IMX7_PWM4_ADDR = 0x30690000,
  212. FSL_IMX7_PWM3_ADDR = 0x30680000,
  213. FSL_IMX7_PWM2_ADDR = 0x30670000,
  214. FSL_IMX7_PWM1_ADDR = 0x30660000,
  215. FSL_IMX7_PWMn_SIZE = (4 * KiB),
  216. FSL_IMX7_FlEXTIMER2_ADDR = 0x30650000,
  217. FSL_IMX7_FlEXTIMER1_ADDR = 0x30640000,
  218. FSL_IMX7_FLEXTIMERn_SIZE = (4 * KiB),
  219. FSL_IMX7_ECSPI4_ADDR = 0x30630000,
  220. FSL_IMX7_ADC2_ADDR = 0x30620000,
  221. FSL_IMX7_ADC1_ADDR = 0x30610000,
  222. FSL_IMX7_ADCn_SIZE = (4 * KiB),
  223. FSL_IMX7_AIPS2_CONF_ADDR = 0x305F0000,
  224. FSL_IMX7_AIPS2_CONF_SIZE = (64 * KiB),
  225. /* AIPS-2 End */
  226. /* AIPS-1 Begin */
  227. FSL_IMX7_CSU_ADDR = 0x303E0000,
  228. FSL_IMX7_CSU_SIZE = (64 * KiB),
  229. FSL_IMX7_RDC_ADDR = 0x303D0000,
  230. FSL_IMX7_RDC_SIZE = (4 * KiB),
  231. FSL_IMX7_SEMAPHORE2_ADDR = 0x303C0000,
  232. FSL_IMX7_SEMAPHORE1_ADDR = 0x303B0000,
  233. FSL_IMX7_SEMAPHOREn_SIZE = (4 * KiB),
  234. FSL_IMX7_GPC_ADDR = 0x303A0000,
  235. FSL_IMX7_SRC_ADDR = 0x30390000,
  236. FSL_IMX7_CCM_ADDR = 0x30380000,
  237. FSL_IMX7_SNVS_HP_ADDR = 0x30370000,
  238. FSL_IMX7_ANALOG_ADDR = 0x30360000,
  239. FSL_IMX7_OCOTP_ADDR = 0x30350000,
  240. FSL_IMX7_OCOTP_SIZE = 0x10000,
  241. FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000,
  242. FSL_IMX7_IOMUXC_GPR_SIZE = (4 * KiB),
  243. FSL_IMX7_IOMUXC_ADDR = 0x30330000,
  244. FSL_IMX7_IOMUXC_SIZE = (4 * KiB),
  245. FSL_IMX7_KPP_ADDR = 0x30320000,
  246. FSL_IMX7_KPP_SIZE = (4 * KiB),
  247. FSL_IMX7_ROMCP_ADDR = 0x30310000,
  248. FSL_IMX7_ROMCP_SIZE = (4 * KiB),
  249. FSL_IMX7_GPT4_ADDR = 0x30300000,
  250. FSL_IMX7_GPT3_ADDR = 0x302F0000,
  251. FSL_IMX7_GPT2_ADDR = 0x302E0000,
  252. FSL_IMX7_GPT1_ADDR = 0x302D0000,
  253. FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000,
  254. FSL_IMX7_IOMUXC_LPSR_SIZE = (4 * KiB),
  255. FSL_IMX7_WDOG4_ADDR = 0x302B0000,
  256. FSL_IMX7_WDOG3_ADDR = 0x302A0000,
  257. FSL_IMX7_WDOG2_ADDR = 0x30290000,
  258. FSL_IMX7_WDOG1_ADDR = 0x30280000,
  259. FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000,
  260. FSL_IMX7_GPIO7_ADDR = 0x30260000,
  261. FSL_IMX7_GPIO6_ADDR = 0x30250000,
  262. FSL_IMX7_GPIO5_ADDR = 0x30240000,
  263. FSL_IMX7_GPIO4_ADDR = 0x30230000,
  264. FSL_IMX7_GPIO3_ADDR = 0x30220000,
  265. FSL_IMX7_GPIO2_ADDR = 0x30210000,
  266. FSL_IMX7_GPIO1_ADDR = 0x30200000,
  267. FSL_IMX7_AIPS1_CONF_ADDR = 0x301F0000,
  268. FSL_IMX7_AIPS1_CONF_SIZE = (64 * KiB),
  269. FSL_IMX7_A7MPCORE_DAP_ADDR = 0x30000000,
  270. FSL_IMX7_A7MPCORE_DAP_SIZE = (1 * MiB),
  271. /* AIPS-1 End */
  272. FSL_IMX7_EIM_CS0_ADDR = 0x28000000,
  273. FSL_IMX7_EIM_CS0_SIZE = (128 * MiB),
  274. FSL_IMX7_OCRAM_PXP_ADDR = 0x00940000,
  275. FSL_IMX7_OCRAM_PXP_SIZE = (32 * KiB),
  276. FSL_IMX7_OCRAM_EPDC_ADDR = 0x00920000,
  277. FSL_IMX7_OCRAM_EPDC_SIZE = (128 * KiB),
  278. FSL_IMX7_OCRAM_MEM_ADDR = 0x00900000,
  279. FSL_IMX7_OCRAM_MEM_SIZE = (128 * KiB),
  280. FSL_IMX7_TCMU_ADDR = 0x00800000,
  281. FSL_IMX7_TCMU_SIZE = (32 * KiB),
  282. FSL_IMX7_TCML_ADDR = 0x007F8000,
  283. FSL_IMX7_TCML_SIZE = (32 * KiB),
  284. FSL_IMX7_OCRAM_S_ADDR = 0x00180000,
  285. FSL_IMX7_OCRAM_S_SIZE = (32 * KiB),
  286. FSL_IMX7_CAAM_MEM_ADDR = 0x00100000,
  287. FSL_IMX7_CAAM_MEM_SIZE = (32 * KiB),
  288. FSL_IMX7_ROM_ADDR = 0x00000000,
  289. FSL_IMX7_ROM_SIZE = (96 * KiB),
  290. };
  291. enum FslIMX7IRQs {
  292. FSL_IMX7_USDHC1_IRQ = 22,
  293. FSL_IMX7_USDHC2_IRQ = 23,
  294. FSL_IMX7_USDHC3_IRQ = 24,
  295. FSL_IMX7_UART1_IRQ = 26,
  296. FSL_IMX7_UART2_IRQ = 27,
  297. FSL_IMX7_UART3_IRQ = 28,
  298. FSL_IMX7_UART4_IRQ = 29,
  299. FSL_IMX7_UART5_IRQ = 30,
  300. FSL_IMX7_UART6_IRQ = 16,
  301. FSL_IMX7_ECSPI1_IRQ = 31,
  302. FSL_IMX7_ECSPI2_IRQ = 32,
  303. FSL_IMX7_ECSPI3_IRQ = 33,
  304. FSL_IMX7_ECSPI4_IRQ = 34,
  305. FSL_IMX7_I2C1_IRQ = 35,
  306. FSL_IMX7_I2C2_IRQ = 36,
  307. FSL_IMX7_I2C3_IRQ = 37,
  308. FSL_IMX7_I2C4_IRQ = 38,
  309. FSL_IMX7_USB1_IRQ = 43,
  310. FSL_IMX7_USB2_IRQ = 42,
  311. FSL_IMX7_USB3_IRQ = 40,
  312. FSL_IMX7_GPT1_IRQ = 55,
  313. FSL_IMX7_GPT2_IRQ = 54,
  314. FSL_IMX7_GPT3_IRQ = 53,
  315. FSL_IMX7_GPT4_IRQ = 52,
  316. FSL_IMX7_GPIO1_LOW_IRQ = 64,
  317. FSL_IMX7_GPIO1_HIGH_IRQ = 65,
  318. FSL_IMX7_GPIO2_LOW_IRQ = 66,
  319. FSL_IMX7_GPIO2_HIGH_IRQ = 67,
  320. FSL_IMX7_GPIO3_LOW_IRQ = 68,
  321. FSL_IMX7_GPIO3_HIGH_IRQ = 69,
  322. FSL_IMX7_GPIO4_LOW_IRQ = 70,
  323. FSL_IMX7_GPIO4_HIGH_IRQ = 71,
  324. FSL_IMX7_GPIO5_LOW_IRQ = 72,
  325. FSL_IMX7_GPIO5_HIGH_IRQ = 73,
  326. FSL_IMX7_GPIO6_LOW_IRQ = 74,
  327. FSL_IMX7_GPIO6_HIGH_IRQ = 75,
  328. FSL_IMX7_GPIO7_LOW_IRQ = 76,
  329. FSL_IMX7_GPIO7_HIGH_IRQ = 77,
  330. FSL_IMX7_WDOG1_IRQ = 78,
  331. FSL_IMX7_WDOG2_IRQ = 79,
  332. FSL_IMX7_WDOG3_IRQ = 10,
  333. FSL_IMX7_WDOG4_IRQ = 109,
  334. FSL_IMX7_PCI_INTA_IRQ = 125,
  335. FSL_IMX7_PCI_INTB_IRQ = 124,
  336. FSL_IMX7_PCI_INTC_IRQ = 123,
  337. FSL_IMX7_PCI_INTD_MSI_IRQ = 122,
  338. FSL_IMX7_UART7_IRQ = 126,
  339. #define FSL_IMX7_ENET_IRQ(i, n) ((n) + ((i) ? 100 : 118))
  340. FSL_IMX7_MAX_IRQ = 128,
  341. };
  342. #endif /* FSL_IMX7_H */