aspeed_soc.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * ASPEED SoC family
  3. *
  4. * Andrew Jeffery <andrew@aj.id.au>
  5. *
  6. * Copyright 2016 IBM Corp.
  7. *
  8. * This code is licensed under the GPL version 2 or later. See
  9. * the COPYING file in the top-level directory.
  10. */
  11. #ifndef ASPEED_SOC_H
  12. #define ASPEED_SOC_H
  13. #include "hw/cpu/a15mpcore.h"
  14. #include "hw/arm/armv7m.h"
  15. #include "hw/intc/aspeed_vic.h"
  16. #include "hw/intc/aspeed_intc.h"
  17. #include "hw/misc/aspeed_scu.h"
  18. #include "hw/adc/aspeed_adc.h"
  19. #include "hw/misc/aspeed_sdmc.h"
  20. #include "hw/misc/aspeed_xdma.h"
  21. #include "hw/timer/aspeed_timer.h"
  22. #include "hw/rtc/aspeed_rtc.h"
  23. #include "hw/i2c/aspeed_i2c.h"
  24. #include "hw/misc/aspeed_i3c.h"
  25. #include "hw/ssi/aspeed_smc.h"
  26. #include "hw/misc/aspeed_hace.h"
  27. #include "hw/misc/aspeed_sbc.h"
  28. #include "hw/misc/aspeed_sli.h"
  29. #include "hw/watchdog/wdt_aspeed.h"
  30. #include "hw/net/ftgmac100.h"
  31. #include "target/arm/cpu.h"
  32. #include "hw/gpio/aspeed_gpio.h"
  33. #include "hw/sd/aspeed_sdhci.h"
  34. #include "hw/usb/hcd-ehci.h"
  35. #include "qom/object.h"
  36. #include "hw/misc/aspeed_lpc.h"
  37. #include "hw/misc/unimp.h"
  38. #include "hw/misc/aspeed_peci.h"
  39. #include "hw/fsi/aspeed_apb2opb.h"
  40. #include "hw/char/serial-mm.h"
  41. #include "hw/intc/arm_gicv3.h"
  42. #define ASPEED_SPIS_NUM 3
  43. #define ASPEED_EHCIS_NUM 2
  44. #define ASPEED_WDTS_NUM 8
  45. #define ASPEED_CPUS_NUM 4
  46. #define ASPEED_MACS_NUM 4
  47. #define ASPEED_UARTS_NUM 13
  48. #define ASPEED_JTAG_NUM 2
  49. struct AspeedSoCState {
  50. DeviceState parent;
  51. MemoryRegion *memory;
  52. MemoryRegion *dram_mr;
  53. MemoryRegion dram_container;
  54. MemoryRegion sram;
  55. MemoryRegion spi_boot_container;
  56. MemoryRegion spi_boot;
  57. AddressSpace dram_as;
  58. AspeedRtcState rtc;
  59. AspeedTimerCtrlState timerctrl;
  60. AspeedI2CState i2c;
  61. AspeedI3CState i3c;
  62. AspeedSCUState scu;
  63. AspeedSCUState scuio;
  64. AspeedHACEState hace;
  65. AspeedXDMAState xdma;
  66. AspeedADCState adc;
  67. AspeedSMCState fmc;
  68. AspeedSMCState spi[ASPEED_SPIS_NUM];
  69. EHCISysBusState ehci[ASPEED_EHCIS_NUM];
  70. AspeedSBCState sbc;
  71. AspeedSLIState sli;
  72. AspeedSLIState sliio;
  73. MemoryRegion secsram;
  74. UnimplementedDeviceState sbc_unimplemented;
  75. AspeedSDMCState sdmc;
  76. AspeedWDTState wdt[ASPEED_WDTS_NUM];
  77. FTGMAC100State ftgmac100[ASPEED_MACS_NUM];
  78. AspeedMiiState mii[ASPEED_MACS_NUM];
  79. AspeedGPIOState gpio;
  80. AspeedGPIOState gpio_1_8v;
  81. AspeedSDHCIState sdhci;
  82. AspeedSDHCIState emmc;
  83. AspeedLPCState lpc;
  84. AspeedPECIState peci;
  85. SerialMM uart[ASPEED_UARTS_NUM];
  86. Clock *sysclk;
  87. UnimplementedDeviceState iomem;
  88. UnimplementedDeviceState video;
  89. UnimplementedDeviceState emmc_boot_controller;
  90. UnimplementedDeviceState dpmcu;
  91. UnimplementedDeviceState pwm;
  92. UnimplementedDeviceState espi;
  93. UnimplementedDeviceState udc;
  94. UnimplementedDeviceState sgpiom;
  95. UnimplementedDeviceState jtag[ASPEED_JTAG_NUM];
  96. AspeedAPB2OPBState fsi[2];
  97. };
  98. #define TYPE_ASPEED_SOC "aspeed-soc"
  99. OBJECT_DECLARE_TYPE(AspeedSoCState, AspeedSoCClass, ASPEED_SOC)
  100. struct Aspeed2400SoCState {
  101. AspeedSoCState parent;
  102. ARMCPU cpu[ASPEED_CPUS_NUM];
  103. AspeedVICState vic;
  104. };
  105. #define TYPE_ASPEED2400_SOC "aspeed2400-soc"
  106. OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2400SoCState, ASPEED2400_SOC)
  107. struct Aspeed2600SoCState {
  108. AspeedSoCState parent;
  109. A15MPPrivState a7mpcore;
  110. ARMCPU cpu[ASPEED_CPUS_NUM]; /* XXX belong to a7mpcore */
  111. };
  112. #define TYPE_ASPEED2600_SOC "aspeed2600-soc"
  113. OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2600SoCState, ASPEED2600_SOC)
  114. struct Aspeed27x0SoCState {
  115. AspeedSoCState parent;
  116. ARMCPU cpu[ASPEED_CPUS_NUM];
  117. AspeedINTCState intc[2];
  118. GICv3State gic;
  119. MemoryRegion dram_empty;
  120. };
  121. #define TYPE_ASPEED27X0_SOC "aspeed27x0-soc"
  122. OBJECT_DECLARE_SIMPLE_TYPE(Aspeed27x0SoCState, ASPEED27X0_SOC)
  123. struct Aspeed10x0SoCState {
  124. AspeedSoCState parent;
  125. ARMv7MState armv7m;
  126. };
  127. #define TYPE_ASPEED10X0_SOC "aspeed10x0-soc"
  128. OBJECT_DECLARE_SIMPLE_TYPE(Aspeed10x0SoCState, ASPEED10X0_SOC)
  129. struct AspeedSoCClass {
  130. DeviceClass parent_class;
  131. /** valid_cpu_types: NULL terminated array of a single CPU type. */
  132. const char * const *valid_cpu_types;
  133. uint32_t silicon_rev;
  134. uint64_t sram_size;
  135. uint64_t secsram_size;
  136. int spis_num;
  137. int ehcis_num;
  138. int wdts_num;
  139. int macs_num;
  140. int uarts_num;
  141. int uarts_base;
  142. const int *irqmap;
  143. const hwaddr *memmap;
  144. uint32_t num_cpus;
  145. qemu_irq (*get_irq)(AspeedSoCState *s, int dev);
  146. bool (*boot_from_emmc)(AspeedSoCState *s);
  147. };
  148. const char *aspeed_soc_cpu_type(AspeedSoCClass *sc);
  149. enum {
  150. ASPEED_DEV_SPI_BOOT,
  151. ASPEED_DEV_IOMEM,
  152. ASPEED_DEV_UART0,
  153. ASPEED_DEV_UART1,
  154. ASPEED_DEV_UART2,
  155. ASPEED_DEV_UART3,
  156. ASPEED_DEV_UART4,
  157. ASPEED_DEV_UART5,
  158. ASPEED_DEV_UART6,
  159. ASPEED_DEV_UART7,
  160. ASPEED_DEV_UART8,
  161. ASPEED_DEV_UART9,
  162. ASPEED_DEV_UART10,
  163. ASPEED_DEV_UART11,
  164. ASPEED_DEV_UART12,
  165. ASPEED_DEV_UART13,
  166. ASPEED_DEV_VUART,
  167. ASPEED_DEV_FMC,
  168. ASPEED_DEV_SPI0,
  169. ASPEED_DEV_SPI1,
  170. ASPEED_DEV_SPI2,
  171. ASPEED_DEV_EHCI1,
  172. ASPEED_DEV_EHCI2,
  173. ASPEED_DEV_VIC,
  174. ASPEED_DEV_INTC,
  175. ASPEED_DEV_INTCIO,
  176. ASPEED_DEV_SDMC,
  177. ASPEED_DEV_SCU,
  178. ASPEED_DEV_ADC,
  179. ASPEED_DEV_SBC,
  180. ASPEED_DEV_SECSRAM,
  181. ASPEED_DEV_EMMC_BC,
  182. ASPEED_DEV_VIDEO,
  183. ASPEED_DEV_SRAM,
  184. ASPEED_DEV_SDHCI,
  185. ASPEED_DEV_GPIO,
  186. ASPEED_DEV_GPIO_1_8V,
  187. ASPEED_DEV_RTC,
  188. ASPEED_DEV_TIMER1,
  189. ASPEED_DEV_TIMER2,
  190. ASPEED_DEV_TIMER3,
  191. ASPEED_DEV_TIMER4,
  192. ASPEED_DEV_TIMER5,
  193. ASPEED_DEV_TIMER6,
  194. ASPEED_DEV_TIMER7,
  195. ASPEED_DEV_TIMER8,
  196. ASPEED_DEV_WDT,
  197. ASPEED_DEV_PWM,
  198. ASPEED_DEV_LPC,
  199. ASPEED_DEV_IBT,
  200. ASPEED_DEV_I2C,
  201. ASPEED_DEV_PECI,
  202. ASPEED_DEV_ETH1,
  203. ASPEED_DEV_ETH2,
  204. ASPEED_DEV_ETH3,
  205. ASPEED_DEV_ETH4,
  206. ASPEED_DEV_MII1,
  207. ASPEED_DEV_MII2,
  208. ASPEED_DEV_MII3,
  209. ASPEED_DEV_MII4,
  210. ASPEED_DEV_SDRAM,
  211. ASPEED_DEV_XDMA,
  212. ASPEED_DEV_EMMC,
  213. ASPEED_DEV_KCS,
  214. ASPEED_DEV_HACE,
  215. ASPEED_DEV_DPMCU,
  216. ASPEED_DEV_DP,
  217. ASPEED_DEV_I3C,
  218. ASPEED_DEV_ESPI,
  219. ASPEED_DEV_UDC,
  220. ASPEED_DEV_SGPIOM,
  221. ASPEED_DEV_JTAG0,
  222. ASPEED_DEV_JTAG1,
  223. ASPEED_DEV_FSI1,
  224. ASPEED_DEV_FSI2,
  225. ASPEED_DEV_SCUIO,
  226. ASPEED_DEV_SLI,
  227. ASPEED_DEV_SLIIO,
  228. ASPEED_GIC_DIST,
  229. ASPEED_GIC_REDIST,
  230. };
  231. qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev);
  232. bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp);
  233. void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr);
  234. bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp);
  235. void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr);
  236. void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev,
  237. const char *name, hwaddr addr,
  238. uint64_t size);
  239. void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype,
  240. unsigned int count, int unit0);
  241. static inline int aspeed_uart_index(int uart_dev)
  242. {
  243. return uart_dev - ASPEED_DEV_UART0;
  244. }
  245. static inline int aspeed_uart_first(AspeedSoCClass *sc)
  246. {
  247. return aspeed_uart_index(sc->uarts_base);
  248. }
  249. static inline int aspeed_uart_last(AspeedSoCClass *sc)
  250. {
  251. return aspeed_uart_first(sc) + sc->uarts_num - 1;
  252. }
  253. #endif /* ASPEED_SOC_H */