sdhci.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981
  1. /*
  2. * SD Association Host Standard Specification v2.0 controller emulation
  3. *
  4. * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
  5. *
  6. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  7. * Mitsyanko Igor <i.mitsyanko@samsung.com>
  8. * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
  9. *
  10. * Based on MMC controller for Samsung S5PC1xx-based board emulation
  11. * by Alexey Merkulov and Vladimir Monakhov.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  21. * See the GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, see <http://www.gnu.org/licenses/>.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "qemu/units.h"
  28. #include "qemu/error-report.h"
  29. #include "qapi/error.h"
  30. #include "hw/irq.h"
  31. #include "hw/qdev-properties.h"
  32. #include "system/dma.h"
  33. #include "qemu/timer.h"
  34. #include "qemu/bitops.h"
  35. #include "hw/sd/sdhci.h"
  36. #include "migration/vmstate.h"
  37. #include "sdhci-internal.h"
  38. #include "qemu/log.h"
  39. #include "trace.h"
  40. #include "qom/object.h"
  41. #define TYPE_SDHCI_BUS "sdhci-bus"
  42. /* This is reusing the SDBus typedef from SD_BUS */
  43. DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
  44. TYPE_SDHCI_BUS)
  45. #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
  46. static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
  47. {
  48. return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
  49. }
  50. /* return true on error */
  51. static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
  52. uint8_t freq, Error **errp)
  53. {
  54. if (s->sd_spec_version >= 3) {
  55. return false;
  56. }
  57. switch (freq) {
  58. case 0:
  59. case 10 ... 63:
  60. break;
  61. default:
  62. error_setg(errp, "SD %s clock frequency can have value"
  63. "in range 0-63 only", desc);
  64. return true;
  65. }
  66. return false;
  67. }
  68. static void sdhci_check_capareg(SDHCIState *s, Error **errp)
  69. {
  70. uint64_t msk = s->capareg;
  71. uint32_t val;
  72. bool y;
  73. switch (s->sd_spec_version) {
  74. case 4:
  75. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
  76. trace_sdhci_capareg("64-bit system bus (v4)", val);
  77. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
  78. val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
  79. trace_sdhci_capareg("UHS-II", val);
  80. msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
  81. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
  82. trace_sdhci_capareg("ADMA3", val);
  83. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
  84. /* fallthrough */
  85. case 3:
  86. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
  87. trace_sdhci_capareg("async interrupt", val);
  88. msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
  89. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
  90. if (val) {
  91. error_setg(errp, "slot-type not supported");
  92. return;
  93. }
  94. trace_sdhci_capareg("slot type", val);
  95. msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
  96. if (val != 2) {
  97. val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
  98. trace_sdhci_capareg("8-bit bus", val);
  99. }
  100. msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
  101. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
  102. trace_sdhci_capareg("bus speed mask", val);
  103. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
  104. val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
  105. trace_sdhci_capareg("driver strength mask", val);
  106. msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
  107. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
  108. trace_sdhci_capareg("timer re-tuning", val);
  109. msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
  110. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
  111. trace_sdhci_capareg("use SDR50 tuning", val);
  112. msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
  113. val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
  114. trace_sdhci_capareg("re-tuning mode", val);
  115. msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
  116. val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
  117. trace_sdhci_capareg("clock multiplier", val);
  118. msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
  119. /* fallthrough */
  120. case 2: /* default version */
  121. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
  122. trace_sdhci_capareg("ADMA2", val);
  123. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
  124. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
  125. trace_sdhci_capareg("ADMA1", val);
  126. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
  127. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
  128. trace_sdhci_capareg("64-bit system bus (v3)", val);
  129. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
  130. /* fallthrough */
  131. case 1:
  132. y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
  133. msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
  134. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
  135. trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
  136. if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
  137. return;
  138. }
  139. msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
  140. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
  141. trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
  142. if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
  143. return;
  144. }
  145. msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
  146. val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
  147. if (val >= 3) {
  148. error_setg(errp, "block size can be 512, 1024 or 2048 only");
  149. return;
  150. }
  151. trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
  152. msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
  153. val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
  154. trace_sdhci_capareg("high speed", val);
  155. msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
  156. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
  157. trace_sdhci_capareg("SDMA", val);
  158. msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
  159. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
  160. trace_sdhci_capareg("suspend/resume", val);
  161. msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
  162. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
  163. trace_sdhci_capareg("3.3v", val);
  164. msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
  165. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
  166. trace_sdhci_capareg("3.0v", val);
  167. msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
  168. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
  169. trace_sdhci_capareg("1.8v", val);
  170. msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
  171. break;
  172. default:
  173. error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
  174. }
  175. if (msk) {
  176. qemu_log_mask(LOG_UNIMP,
  177. "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
  178. }
  179. }
  180. static uint8_t sdhci_slotint(SDHCIState *s)
  181. {
  182. return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
  183. ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
  184. ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
  185. }
  186. /* Return true if IRQ was pending and delivered */
  187. static bool sdhci_update_irq(SDHCIState *s)
  188. {
  189. bool pending = sdhci_slotint(s);
  190. qemu_set_irq(s->irq, pending);
  191. return pending;
  192. }
  193. static void sdhci_raise_insertion_irq(void *opaque)
  194. {
  195. SDHCIState *s = (SDHCIState *)opaque;
  196. if (s->norintsts & SDHC_NIS_REMOVE) {
  197. timer_mod(s->insert_timer,
  198. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  199. } else {
  200. s->prnsts = 0x1ff0000;
  201. if (s->norintstsen & SDHC_NISEN_INSERT) {
  202. s->norintsts |= SDHC_NIS_INSERT;
  203. }
  204. sdhci_update_irq(s);
  205. }
  206. }
  207. static void sdhci_set_inserted(DeviceState *dev, bool level)
  208. {
  209. SDHCIState *s = (SDHCIState *)dev;
  210. trace_sdhci_set_inserted(level ? "insert" : "eject");
  211. if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
  212. /* Give target some time to notice card ejection */
  213. timer_mod(s->insert_timer,
  214. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  215. } else {
  216. if (level) {
  217. s->prnsts = 0x1ff0000;
  218. if (s->norintstsen & SDHC_NISEN_INSERT) {
  219. s->norintsts |= SDHC_NIS_INSERT;
  220. }
  221. } else {
  222. s->prnsts = 0x1fa0000;
  223. s->pwrcon &= ~SDHC_POWER_ON;
  224. s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
  225. if (s->norintstsen & SDHC_NISEN_REMOVE) {
  226. s->norintsts |= SDHC_NIS_REMOVE;
  227. }
  228. }
  229. sdhci_update_irq(s);
  230. }
  231. }
  232. static void sdhci_set_readonly(DeviceState *dev, bool level)
  233. {
  234. SDHCIState *s = (SDHCIState *)dev;
  235. if (s->wp_inverted) {
  236. level = !level;
  237. }
  238. if (level) {
  239. s->prnsts &= ~SDHC_WRITE_PROTECT;
  240. } else {
  241. /* Write enabled */
  242. s->prnsts |= SDHC_WRITE_PROTECT;
  243. }
  244. }
  245. static void sdhci_reset(SDHCIState *s)
  246. {
  247. DeviceState *dev = DEVICE(s);
  248. timer_del(s->insert_timer);
  249. timer_del(s->transfer_timer);
  250. /*
  251. * Set all registers to 0. Capabilities/Version registers are not cleared
  252. * and assumed to always preserve their value, given to them during
  253. * initialization
  254. */
  255. memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
  256. /* Reset other state based on current card insertion/readonly status */
  257. sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
  258. sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
  259. s->data_count = 0;
  260. s->stopped_state = sdhc_not_stopped;
  261. s->pending_insert_state = false;
  262. if (s->vendor == SDHCI_VENDOR_FSL) {
  263. s->norintstsen = 0x013f;
  264. s->errintstsen = 0x117f;
  265. }
  266. }
  267. static void sdhci_poweron_reset(DeviceState *dev)
  268. {
  269. /*
  270. * QOM (ie power-on) reset. This is identical to reset
  271. * commanded via device register apart from handling of the
  272. * 'pending insert on powerup' quirk.
  273. */
  274. SDHCIState *s = (SDHCIState *)dev;
  275. sdhci_reset(s);
  276. if (s->pending_insert_quirk) {
  277. s->pending_insert_state = true;
  278. }
  279. }
  280. static void sdhci_data_transfer(void *opaque);
  281. #define BLOCK_SIZE_MASK (4 * KiB - 1)
  282. static void sdhci_send_command(SDHCIState *s)
  283. {
  284. SDRequest request;
  285. uint8_t response[16];
  286. int rlen;
  287. bool timeout = false;
  288. s->errintsts = 0;
  289. s->acmd12errsts = 0;
  290. request.cmd = s->cmdreg >> 8;
  291. request.arg = s->argument;
  292. trace_sdhci_send_command(request.cmd, request.arg);
  293. rlen = sdbus_do_command(&s->sdbus, &request, response);
  294. if (s->cmdreg & SDHC_CMD_RESPONSE) {
  295. if (rlen == 4) {
  296. s->rspreg[0] = ldl_be_p(response);
  297. s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
  298. trace_sdhci_response4(s->rspreg[0]);
  299. } else if (rlen == 16) {
  300. s->rspreg[0] = ldl_be_p(&response[11]);
  301. s->rspreg[1] = ldl_be_p(&response[7]);
  302. s->rspreg[2] = ldl_be_p(&response[3]);
  303. s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
  304. response[2];
  305. trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
  306. s->rspreg[1], s->rspreg[0]);
  307. } else {
  308. timeout = true;
  309. trace_sdhci_error("timeout waiting for command response");
  310. if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
  311. s->errintsts |= SDHC_EIS_CMDTIMEOUT;
  312. s->norintsts |= SDHC_NIS_ERR;
  313. }
  314. }
  315. if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  316. (s->norintstsen & SDHC_NISEN_TRSCMP) &&
  317. (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
  318. s->norintsts |= SDHC_NIS_TRSCMP;
  319. }
  320. }
  321. if (s->norintstsen & SDHC_NISEN_CMDCMP) {
  322. s->norintsts |= SDHC_NIS_CMDCMP;
  323. }
  324. sdhci_update_irq(s);
  325. if (!timeout && (s->blksize & BLOCK_SIZE_MASK) &&
  326. (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
  327. s->data_count = 0;
  328. sdhci_data_transfer(s);
  329. }
  330. }
  331. static void sdhci_end_transfer(SDHCIState *s)
  332. {
  333. /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
  334. if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
  335. SDRequest request;
  336. uint8_t response[16];
  337. request.cmd = 0x0C;
  338. request.arg = 0;
  339. trace_sdhci_end_transfer(request.cmd, request.arg);
  340. sdbus_do_command(&s->sdbus, &request, response);
  341. /* Auto CMD12 response goes to the upper Response register */
  342. s->rspreg[3] = ldl_be_p(response);
  343. }
  344. s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
  345. SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
  346. SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
  347. if (s->norintstsen & SDHC_NISEN_TRSCMP) {
  348. s->norintsts |= SDHC_NIS_TRSCMP;
  349. }
  350. sdhci_update_irq(s);
  351. }
  352. /*
  353. * Programmed i/o data transfer
  354. */
  355. /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
  356. static void sdhci_read_block_from_card(SDHCIState *s)
  357. {
  358. const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
  359. if ((s->trnmod & SDHC_TRNS_MULTI) &&
  360. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
  361. return;
  362. }
  363. if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  364. /* Device is not in tuning */
  365. sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
  366. }
  367. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  368. /* Device is in tuning */
  369. s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
  370. s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
  371. s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
  372. SDHC_DATA_INHIBIT);
  373. goto read_done;
  374. }
  375. /* New data now available for READ through Buffer Port Register */
  376. s->prnsts |= SDHC_DATA_AVAILABLE;
  377. if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
  378. s->norintsts |= SDHC_NIS_RBUFRDY;
  379. }
  380. /* Clear DAT line active status if that was the last block */
  381. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  382. ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
  383. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  384. }
  385. /*
  386. * If stop at block gap request was set and it's not the last block of
  387. * data - generate Block Event interrupt
  388. */
  389. if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
  390. s->blkcnt != 1) {
  391. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  392. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  393. s->norintsts |= SDHC_EIS_BLKGAP;
  394. }
  395. }
  396. read_done:
  397. sdhci_update_irq(s);
  398. }
  399. /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
  400. static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
  401. {
  402. uint32_t value = 0;
  403. int i;
  404. /* first check that a valid data exists in host controller input buffer */
  405. if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
  406. trace_sdhci_error("read from empty buffer");
  407. return 0;
  408. }
  409. for (i = 0; i < size; i++) {
  410. assert(s->data_count < s->buf_maxsz);
  411. value |= s->fifo_buffer[s->data_count] << i * 8;
  412. s->data_count++;
  413. /* check if we've read all valid data (blksize bytes) from buffer */
  414. if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
  415. trace_sdhci_read_dataport(s->data_count);
  416. s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
  417. s->data_count = 0; /* next buff read must start at position [0] */
  418. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  419. s->blkcnt--;
  420. }
  421. /* if that was the last block of data */
  422. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  423. ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
  424. /* stop at gap request */
  425. (s->stopped_state == sdhc_gap_read &&
  426. !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
  427. sdhci_end_transfer(s);
  428. } else { /* if there are more data, read next block from card */
  429. sdhci_read_block_from_card(s);
  430. }
  431. break;
  432. }
  433. }
  434. return value;
  435. }
  436. /* Write data from host controller FIFO to card */
  437. static void sdhci_write_block_to_card(SDHCIState *s)
  438. {
  439. if (s->prnsts & SDHC_SPACE_AVAILABLE) {
  440. if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  441. s->norintsts |= SDHC_NIS_WBUFRDY;
  442. }
  443. sdhci_update_irq(s);
  444. return;
  445. }
  446. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  447. if (s->blkcnt == 0) {
  448. return;
  449. } else {
  450. s->blkcnt--;
  451. }
  452. }
  453. sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
  454. /* Next data can be written through BUFFER DATORT register */
  455. s->prnsts |= SDHC_SPACE_AVAILABLE;
  456. /* Finish transfer if that was the last block of data */
  457. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  458. ((s->trnmod & SDHC_TRNS_MULTI) &&
  459. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
  460. sdhci_end_transfer(s);
  461. } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  462. s->norintsts |= SDHC_NIS_WBUFRDY;
  463. }
  464. /* Generate Block Gap Event if requested and if not the last block */
  465. if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
  466. s->blkcnt > 0) {
  467. s->prnsts &= ~SDHC_DOING_WRITE;
  468. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  469. s->norintsts |= SDHC_EIS_BLKGAP;
  470. }
  471. sdhci_end_transfer(s);
  472. }
  473. sdhci_update_irq(s);
  474. }
  475. /*
  476. * Write @size bytes of @value data to host controller @s Buffer Data Port
  477. * register
  478. */
  479. static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
  480. {
  481. unsigned i;
  482. /* Check that there is free space left in a buffer */
  483. if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
  484. trace_sdhci_error("Can't write to data buffer: buffer full");
  485. return;
  486. }
  487. for (i = 0; i < size; i++) {
  488. assert(s->data_count < s->buf_maxsz);
  489. s->fifo_buffer[s->data_count] = value & 0xFF;
  490. s->data_count++;
  491. value >>= 8;
  492. if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
  493. trace_sdhci_write_dataport(s->data_count);
  494. s->data_count = 0;
  495. s->prnsts &= ~SDHC_SPACE_AVAILABLE;
  496. if (s->prnsts & SDHC_DOING_WRITE) {
  497. sdhci_write_block_to_card(s);
  498. }
  499. }
  500. }
  501. }
  502. /*
  503. * Single DMA data transfer
  504. */
  505. /* Multi block SDMA transfer */
  506. static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
  507. {
  508. bool page_aligned = false;
  509. unsigned int begin;
  510. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  511. uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
  512. uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
  513. if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
  514. qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
  515. return;
  516. }
  517. /*
  518. * XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
  519. * possible stop at page boundary if initial address is not page aligned,
  520. * allow them to work properly
  521. */
  522. if ((s->sdmasysad % boundary_chk) == 0) {
  523. page_aligned = true;
  524. }
  525. s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
  526. if (s->trnmod & SDHC_TRNS_READ) {
  527. s->prnsts |= SDHC_DOING_READ;
  528. while (s->blkcnt) {
  529. if (s->data_count == 0) {
  530. sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
  531. }
  532. begin = s->data_count;
  533. if (((boundary_count + begin) < block_size) && page_aligned) {
  534. s->data_count = boundary_count + begin;
  535. boundary_count = 0;
  536. } else {
  537. s->data_count = block_size;
  538. boundary_count -= block_size - begin;
  539. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  540. s->blkcnt--;
  541. }
  542. }
  543. dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
  544. s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
  545. s->sdmasysad += s->data_count - begin;
  546. if (s->data_count == block_size) {
  547. s->data_count = 0;
  548. }
  549. if (page_aligned && boundary_count == 0) {
  550. break;
  551. }
  552. }
  553. } else {
  554. s->prnsts |= SDHC_DOING_WRITE;
  555. while (s->blkcnt) {
  556. begin = s->data_count;
  557. if (((boundary_count + begin) < block_size) && page_aligned) {
  558. s->data_count = boundary_count + begin;
  559. boundary_count = 0;
  560. } else {
  561. s->data_count = block_size;
  562. boundary_count -= block_size - begin;
  563. }
  564. dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
  565. s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
  566. s->sdmasysad += s->data_count - begin;
  567. if (s->data_count == block_size) {
  568. sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
  569. s->data_count = 0;
  570. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  571. s->blkcnt--;
  572. }
  573. }
  574. if (page_aligned && boundary_count == 0) {
  575. break;
  576. }
  577. }
  578. }
  579. if (s->norintstsen & SDHC_NISEN_DMA) {
  580. s->norintsts |= SDHC_NIS_DMA;
  581. }
  582. if (s->blkcnt == 0) {
  583. sdhci_end_transfer(s);
  584. } else {
  585. sdhci_update_irq(s);
  586. }
  587. }
  588. /* single block SDMA transfer */
  589. static void sdhci_sdma_transfer_single_block(SDHCIState *s)
  590. {
  591. uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
  592. if (s->trnmod & SDHC_TRNS_READ) {
  593. sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
  594. dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
  595. MEMTXATTRS_UNSPECIFIED);
  596. } else {
  597. dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
  598. MEMTXATTRS_UNSPECIFIED);
  599. sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
  600. }
  601. s->blkcnt--;
  602. if (s->norintstsen & SDHC_NISEN_DMA) {
  603. s->norintsts |= SDHC_NIS_DMA;
  604. }
  605. sdhci_end_transfer(s);
  606. }
  607. static void sdhci_sdma_transfer(SDHCIState *s)
  608. {
  609. if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
  610. sdhci_sdma_transfer_single_block(s);
  611. } else {
  612. sdhci_sdma_transfer_multi_blocks(s);
  613. }
  614. }
  615. typedef struct ADMADescr {
  616. hwaddr addr;
  617. uint16_t length;
  618. uint8_t attr;
  619. uint8_t incr;
  620. } ADMADescr;
  621. static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
  622. {
  623. uint32_t adma1 = 0;
  624. uint64_t adma2 = 0;
  625. hwaddr entry_addr = (hwaddr)s->admasysaddr;
  626. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  627. case SDHC_CTRL_ADMA2_32:
  628. dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2),
  629. MEMTXATTRS_UNSPECIFIED);
  630. adma2 = le64_to_cpu(adma2);
  631. /*
  632. * The spec does not specify endianness of descriptor table.
  633. * We currently assume that it is LE.
  634. */
  635. dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
  636. dscr->length = (uint16_t)extract64(adma2, 16, 16);
  637. dscr->attr = (uint8_t)extract64(adma2, 0, 7);
  638. dscr->incr = 8;
  639. break;
  640. case SDHC_CTRL_ADMA1_32:
  641. dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1),
  642. MEMTXATTRS_UNSPECIFIED);
  643. adma1 = le32_to_cpu(adma1);
  644. dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
  645. dscr->attr = (uint8_t)extract32(adma1, 0, 7);
  646. dscr->incr = 4;
  647. if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
  648. dscr->length = (uint16_t)extract32(adma1, 12, 16);
  649. } else {
  650. dscr->length = 4 * KiB;
  651. }
  652. break;
  653. case SDHC_CTRL_ADMA2_64:
  654. dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1,
  655. MEMTXATTRS_UNSPECIFIED);
  656. dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2,
  657. MEMTXATTRS_UNSPECIFIED);
  658. dscr->length = le16_to_cpu(dscr->length);
  659. dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8,
  660. MEMTXATTRS_UNSPECIFIED);
  661. dscr->addr = le64_to_cpu(dscr->addr);
  662. dscr->attr &= (uint8_t) ~0xC0;
  663. dscr->incr = 12;
  664. break;
  665. }
  666. }
  667. /* Advanced DMA data transfer */
  668. static void sdhci_do_adma(SDHCIState *s)
  669. {
  670. unsigned int begin, length;
  671. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  672. const MemTxAttrs attrs = { .memory = true };
  673. ADMADescr dscr = {};
  674. MemTxResult res = MEMTX_ERROR;
  675. int i;
  676. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) {
  677. /* Stop Multiple Transfer */
  678. sdhci_end_transfer(s);
  679. return;
  680. }
  681. for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
  682. s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
  683. get_adma_description(s, &dscr);
  684. trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
  685. if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
  686. /* Indicate that error occurred in ST_FDS state */
  687. s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
  688. s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
  689. /* Generate ADMA error interrupt */
  690. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  691. s->errintsts |= SDHC_EIS_ADMAERR;
  692. s->norintsts |= SDHC_NIS_ERR;
  693. }
  694. sdhci_update_irq(s);
  695. return;
  696. }
  697. length = dscr.length ? dscr.length : 64 * KiB;
  698. switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
  699. case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
  700. s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
  701. if (s->trnmod & SDHC_TRNS_READ) {
  702. s->prnsts |= SDHC_DOING_READ;
  703. while (length) {
  704. if (s->data_count == 0) {
  705. sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
  706. }
  707. begin = s->data_count;
  708. if ((length + begin) < block_size) {
  709. s->data_count = length + begin;
  710. length = 0;
  711. } else {
  712. s->data_count = block_size;
  713. length -= block_size - begin;
  714. }
  715. res = dma_memory_write(s->dma_as, dscr.addr,
  716. &s->fifo_buffer[begin],
  717. s->data_count - begin,
  718. attrs);
  719. if (res != MEMTX_OK) {
  720. break;
  721. }
  722. dscr.addr += s->data_count - begin;
  723. if (s->data_count == block_size) {
  724. s->data_count = 0;
  725. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  726. s->blkcnt--;
  727. if (s->blkcnt == 0) {
  728. break;
  729. }
  730. }
  731. }
  732. }
  733. } else {
  734. s->prnsts |= SDHC_DOING_WRITE;
  735. while (length) {
  736. begin = s->data_count;
  737. if ((length + begin) < block_size) {
  738. s->data_count = length + begin;
  739. length = 0;
  740. } else {
  741. s->data_count = block_size;
  742. length -= block_size - begin;
  743. }
  744. res = dma_memory_read(s->dma_as, dscr.addr,
  745. &s->fifo_buffer[begin],
  746. s->data_count - begin,
  747. attrs);
  748. if (res != MEMTX_OK) {
  749. break;
  750. }
  751. dscr.addr += s->data_count - begin;
  752. if (s->data_count == block_size) {
  753. sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
  754. s->data_count = 0;
  755. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  756. s->blkcnt--;
  757. if (s->blkcnt == 0) {
  758. break;
  759. }
  760. }
  761. }
  762. }
  763. }
  764. if (res != MEMTX_OK) {
  765. s->data_count = 0;
  766. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  767. trace_sdhci_error("Set ADMA error flag");
  768. s->errintsts |= SDHC_EIS_ADMAERR;
  769. s->norintsts |= SDHC_NIS_ERR;
  770. }
  771. sdhci_update_irq(s);
  772. } else {
  773. s->admasysaddr += dscr.incr;
  774. }
  775. break;
  776. case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
  777. s->admasysaddr = dscr.addr;
  778. trace_sdhci_adma("link", s->admasysaddr);
  779. break;
  780. default:
  781. s->admasysaddr += dscr.incr;
  782. break;
  783. }
  784. if (dscr.attr & SDHC_ADMA_ATTR_INT) {
  785. trace_sdhci_adma("interrupt", s->admasysaddr);
  786. if (s->norintstsen & SDHC_NISEN_DMA) {
  787. s->norintsts |= SDHC_NIS_DMA;
  788. }
  789. if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) {
  790. /* IRQ delivered, reschedule current transfer */
  791. break;
  792. }
  793. }
  794. /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
  795. if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  796. (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
  797. trace_sdhci_adma_transfer_completed();
  798. if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
  799. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  800. s->blkcnt != 0)) {
  801. trace_sdhci_error("SD/MMC host ADMA length mismatch");
  802. s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
  803. SDHC_ADMAERR_STATE_ST_TFR;
  804. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  805. trace_sdhci_error("Set ADMA error flag");
  806. s->errintsts |= SDHC_EIS_ADMAERR;
  807. s->norintsts |= SDHC_NIS_ERR;
  808. }
  809. sdhci_update_irq(s);
  810. }
  811. sdhci_end_transfer(s);
  812. return;
  813. }
  814. }
  815. /* we have unfinished business - reschedule to continue ADMA */
  816. timer_mod(s->transfer_timer,
  817. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
  818. }
  819. /* Perform data transfer according to controller configuration */
  820. static void sdhci_data_transfer(void *opaque)
  821. {
  822. SDHCIState *s = (SDHCIState *)opaque;
  823. if (s->trnmod & SDHC_TRNS_DMA) {
  824. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  825. case SDHC_CTRL_SDMA:
  826. sdhci_sdma_transfer(s);
  827. break;
  828. case SDHC_CTRL_ADMA1_32:
  829. if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
  830. trace_sdhci_error("ADMA1 not supported");
  831. break;
  832. }
  833. sdhci_do_adma(s);
  834. break;
  835. case SDHC_CTRL_ADMA2_32:
  836. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
  837. trace_sdhci_error("ADMA2 not supported");
  838. break;
  839. }
  840. sdhci_do_adma(s);
  841. break;
  842. case SDHC_CTRL_ADMA2_64:
  843. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
  844. !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
  845. trace_sdhci_error("64 bit ADMA not supported");
  846. break;
  847. }
  848. sdhci_do_adma(s);
  849. break;
  850. default:
  851. trace_sdhci_error("Unsupported DMA type");
  852. break;
  853. }
  854. } else {
  855. if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
  856. s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
  857. SDHC_DAT_LINE_ACTIVE;
  858. sdhci_read_block_from_card(s);
  859. } else {
  860. s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
  861. SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
  862. sdhci_write_block_to_card(s);
  863. }
  864. }
  865. }
  866. static bool sdhci_can_issue_command(SDHCIState *s)
  867. {
  868. if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
  869. (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
  870. ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
  871. ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
  872. !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
  873. return false;
  874. }
  875. return true;
  876. }
  877. /*
  878. * The Buffer Data Port register must be accessed in sequential and
  879. * continuous manner
  880. */
  881. static inline bool
  882. sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
  883. {
  884. if ((s->data_count & 0x3) != byte_num) {
  885. qemu_log_mask(LOG_GUEST_ERROR,
  886. "SDHCI: Non-sequential access to Buffer Data Port"
  887. " register is prohibited\n");
  888. return false;
  889. }
  890. return true;
  891. }
  892. static void sdhci_resume_pending_transfer(SDHCIState *s)
  893. {
  894. timer_del(s->transfer_timer);
  895. sdhci_data_transfer(s);
  896. }
  897. static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
  898. {
  899. SDHCIState *s = (SDHCIState *)opaque;
  900. uint32_t ret = 0;
  901. if (timer_pending(s->transfer_timer)) {
  902. sdhci_resume_pending_transfer(s);
  903. }
  904. switch (offset & ~0x3) {
  905. case SDHC_SYSAD:
  906. ret = s->sdmasysad;
  907. break;
  908. case SDHC_BLKSIZE:
  909. ret = s->blksize | (s->blkcnt << 16);
  910. break;
  911. case SDHC_ARGUMENT:
  912. ret = s->argument;
  913. break;
  914. case SDHC_TRNMOD:
  915. ret = s->trnmod | (s->cmdreg << 16);
  916. break;
  917. case SDHC_RSPREG0 ... SDHC_RSPREG3:
  918. ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
  919. break;
  920. case SDHC_BDATA:
  921. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  922. ret = sdhci_read_dataport(s, size);
  923. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  924. return ret;
  925. }
  926. break;
  927. case SDHC_PRNSTS:
  928. ret = s->prnsts;
  929. ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
  930. sdbus_get_dat_lines(&s->sdbus));
  931. ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
  932. sdbus_get_cmd_line(&s->sdbus));
  933. break;
  934. case SDHC_HOSTCTL:
  935. ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
  936. (s->wakcon << 24);
  937. break;
  938. case SDHC_CLKCON:
  939. ret = s->clkcon | (s->timeoutcon << 16);
  940. break;
  941. case SDHC_NORINTSTS:
  942. ret = s->norintsts | (s->errintsts << 16);
  943. break;
  944. case SDHC_NORINTSTSEN:
  945. ret = s->norintstsen | (s->errintstsen << 16);
  946. break;
  947. case SDHC_NORINTSIGEN:
  948. ret = s->norintsigen | (s->errintsigen << 16);
  949. break;
  950. case SDHC_ACMD12ERRSTS:
  951. ret = s->acmd12errsts | (s->hostctl2 << 16);
  952. break;
  953. case SDHC_CAPAB:
  954. ret = (uint32_t)s->capareg;
  955. break;
  956. case SDHC_CAPAB + 4:
  957. ret = (uint32_t)(s->capareg >> 32);
  958. break;
  959. case SDHC_MAXCURR:
  960. ret = (uint32_t)s->maxcurr;
  961. break;
  962. case SDHC_MAXCURR + 4:
  963. ret = (uint32_t)(s->maxcurr >> 32);
  964. break;
  965. case SDHC_ADMAERR:
  966. ret = s->admaerr;
  967. break;
  968. case SDHC_ADMASYSADDR:
  969. ret = (uint32_t)s->admasysaddr;
  970. break;
  971. case SDHC_ADMASYSADDR + 4:
  972. ret = (uint32_t)(s->admasysaddr >> 32);
  973. break;
  974. case SDHC_SLOT_INT_STATUS:
  975. ret = (s->version << 16) | sdhci_slotint(s);
  976. break;
  977. default:
  978. qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
  979. "not implemented\n", size, offset);
  980. break;
  981. }
  982. ret >>= (offset & 0x3) * 8;
  983. ret &= (1ULL << (size * 8)) - 1;
  984. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  985. return ret;
  986. }
  987. static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
  988. {
  989. if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
  990. return;
  991. }
  992. s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
  993. if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
  994. (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
  995. if (s->stopped_state == sdhc_gap_read) {
  996. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
  997. sdhci_read_block_from_card(s);
  998. } else {
  999. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
  1000. sdhci_write_block_to_card(s);
  1001. }
  1002. s->stopped_state = sdhc_not_stopped;
  1003. } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
  1004. if (s->prnsts & SDHC_DOING_READ) {
  1005. s->stopped_state = sdhc_gap_read;
  1006. } else if (s->prnsts & SDHC_DOING_WRITE) {
  1007. s->stopped_state = sdhc_gap_write;
  1008. }
  1009. }
  1010. }
  1011. static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
  1012. {
  1013. switch (value) {
  1014. case SDHC_RESET_ALL:
  1015. sdhci_reset(s);
  1016. break;
  1017. case SDHC_RESET_CMD:
  1018. s->prnsts &= ~SDHC_CMD_INHIBIT;
  1019. s->norintsts &= ~SDHC_NIS_CMDCMP;
  1020. break;
  1021. case SDHC_RESET_DATA:
  1022. s->data_count = 0;
  1023. s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
  1024. SDHC_DOING_READ | SDHC_DOING_WRITE |
  1025. SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
  1026. s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
  1027. s->stopped_state = sdhc_not_stopped;
  1028. s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
  1029. SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
  1030. break;
  1031. }
  1032. }
  1033. static void
  1034. sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  1035. {
  1036. SDHCIState *s = (SDHCIState *)opaque;
  1037. unsigned shift = 8 * (offset & 0x3);
  1038. uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
  1039. uint32_t value = val;
  1040. value <<= shift;
  1041. if (timer_pending(s->transfer_timer)) {
  1042. sdhci_resume_pending_transfer(s);
  1043. }
  1044. switch (offset & ~0x3) {
  1045. case SDHC_SYSAD:
  1046. if (!TRANSFERRING_DATA(s->prnsts)) {
  1047. s->sdmasysad = (s->sdmasysad & mask) | value;
  1048. MASKED_WRITE(s->sdmasysad, mask, value);
  1049. /* Writing to last byte of sdmasysad might trigger transfer */
  1050. if (!(mask & 0xFF000000) && s->blkcnt &&
  1051. (s->blksize & BLOCK_SIZE_MASK) &&
  1052. SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
  1053. sdhci_sdma_transfer(s);
  1054. }
  1055. }
  1056. break;
  1057. case SDHC_BLKSIZE:
  1058. if (!TRANSFERRING_DATA(s->prnsts)) {
  1059. uint16_t blksize = s->blksize;
  1060. /*
  1061. * [14:12] SDMA Buffer Boundary
  1062. * [11:00] Transfer Block Size
  1063. */
  1064. MASKED_WRITE(s->blksize, mask, extract32(value, 0, 15));
  1065. MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
  1066. /* Limit block size to the maximum buffer size */
  1067. if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
  1068. qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
  1069. "the maximum buffer 0x%x\n", __func__, s->blksize,
  1070. s->buf_maxsz);
  1071. s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
  1072. }
  1073. /*
  1074. * If the block size is programmed to a different value from
  1075. * the previous one, reset the data pointer of s->fifo_buffer[]
  1076. * so that s->fifo_buffer[] can be filled in using the new block
  1077. * size in the next transfer.
  1078. */
  1079. if (blksize != s->blksize) {
  1080. s->data_count = 0;
  1081. }
  1082. }
  1083. break;
  1084. case SDHC_ARGUMENT:
  1085. MASKED_WRITE(s->argument, mask, value);
  1086. break;
  1087. case SDHC_TRNMOD:
  1088. /*
  1089. * DMA can be enabled only if it is supported as indicated by
  1090. * capabilities register
  1091. */
  1092. if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
  1093. value &= ~SDHC_TRNS_DMA;
  1094. }
  1095. /* TRNMOD writes are inhibited while Command Inhibit (DAT) is true */
  1096. if (s->prnsts & SDHC_DATA_INHIBIT) {
  1097. mask |= 0xffff;
  1098. }
  1099. MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
  1100. MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
  1101. /* Writing to the upper byte of CMDREG triggers SD command generation */
  1102. if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
  1103. break;
  1104. }
  1105. sdhci_send_command(s);
  1106. break;
  1107. case SDHC_BDATA:
  1108. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  1109. sdhci_write_dataport(s, value >> shift, size);
  1110. }
  1111. break;
  1112. case SDHC_HOSTCTL:
  1113. if (!(mask & 0xFF0000)) {
  1114. sdhci_blkgap_write(s, value >> 16);
  1115. }
  1116. MASKED_WRITE(s->hostctl1, mask, value);
  1117. MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
  1118. MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
  1119. if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
  1120. !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
  1121. s->pwrcon &= ~SDHC_POWER_ON;
  1122. }
  1123. break;
  1124. case SDHC_CLKCON:
  1125. if (!(mask & 0xFF000000)) {
  1126. sdhci_reset_write(s, value >> 24);
  1127. }
  1128. MASKED_WRITE(s->clkcon, mask, value);
  1129. MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
  1130. if (s->clkcon & SDHC_CLOCK_INT_EN) {
  1131. s->clkcon |= SDHC_CLOCK_INT_STABLE;
  1132. } else {
  1133. s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
  1134. }
  1135. break;
  1136. case SDHC_NORINTSTS:
  1137. if (s->norintstsen & SDHC_NISEN_CARDINT) {
  1138. value &= ~SDHC_NIS_CARDINT;
  1139. }
  1140. s->norintsts &= mask | ~value;
  1141. s->errintsts &= (mask >> 16) | ~(value >> 16);
  1142. if (s->errintsts) {
  1143. s->norintsts |= SDHC_NIS_ERR;
  1144. } else {
  1145. s->norintsts &= ~SDHC_NIS_ERR;
  1146. }
  1147. sdhci_update_irq(s);
  1148. break;
  1149. case SDHC_NORINTSTSEN:
  1150. MASKED_WRITE(s->norintstsen, mask, value);
  1151. MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
  1152. s->norintsts &= s->norintstsen;
  1153. s->errintsts &= s->errintstsen;
  1154. if (s->errintsts) {
  1155. s->norintsts |= SDHC_NIS_ERR;
  1156. } else {
  1157. s->norintsts &= ~SDHC_NIS_ERR;
  1158. }
  1159. /*
  1160. * Quirk for Raspberry Pi: pending card insert interrupt
  1161. * appears when first enabled after power on
  1162. */
  1163. if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
  1164. assert(s->pending_insert_quirk);
  1165. s->norintsts |= SDHC_NIS_INSERT;
  1166. s->pending_insert_state = false;
  1167. }
  1168. sdhci_update_irq(s);
  1169. break;
  1170. case SDHC_NORINTSIGEN:
  1171. MASKED_WRITE(s->norintsigen, mask, value);
  1172. MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
  1173. sdhci_update_irq(s);
  1174. break;
  1175. case SDHC_ADMAERR:
  1176. MASKED_WRITE(s->admaerr, mask, value);
  1177. break;
  1178. case SDHC_ADMASYSADDR:
  1179. s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
  1180. (uint64_t)mask)) | (uint64_t)value;
  1181. break;
  1182. case SDHC_ADMASYSADDR + 4:
  1183. s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
  1184. ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
  1185. break;
  1186. case SDHC_FEAER:
  1187. s->acmd12errsts |= value;
  1188. s->errintsts |= (value >> 16) & s->errintstsen;
  1189. if (s->acmd12errsts) {
  1190. s->errintsts |= SDHC_EIS_CMD12ERR;
  1191. }
  1192. if (s->errintsts) {
  1193. s->norintsts |= SDHC_NIS_ERR;
  1194. }
  1195. sdhci_update_irq(s);
  1196. break;
  1197. case SDHC_ACMD12ERRSTS:
  1198. MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
  1199. if (s->uhs_mode >= UHS_I) {
  1200. MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
  1201. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
  1202. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
  1203. } else {
  1204. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
  1205. }
  1206. }
  1207. break;
  1208. case SDHC_CAPAB:
  1209. case SDHC_CAPAB + 4:
  1210. case SDHC_MAXCURR:
  1211. case SDHC_MAXCURR + 4:
  1212. qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
  1213. " <- 0x%08x read-only\n", size, offset, value >> shift);
  1214. break;
  1215. default:
  1216. qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
  1217. "not implemented\n", size, offset, value >> shift);
  1218. break;
  1219. }
  1220. trace_sdhci_access("wr", size << 3, offset, "<-",
  1221. value >> shift, value >> shift);
  1222. }
  1223. static const MemoryRegionOps sdhci_mmio_le_ops = {
  1224. .read = sdhci_read,
  1225. .write = sdhci_write,
  1226. .valid = {
  1227. .min_access_size = 1,
  1228. .max_access_size = 4,
  1229. .unaligned = false
  1230. },
  1231. .endianness = DEVICE_LITTLE_ENDIAN,
  1232. };
  1233. static const MemoryRegionOps sdhci_mmio_be_ops = {
  1234. .read = sdhci_read,
  1235. .write = sdhci_write,
  1236. .impl = {
  1237. .min_access_size = 4,
  1238. .max_access_size = 4,
  1239. },
  1240. .valid = {
  1241. .min_access_size = 1,
  1242. .max_access_size = 4,
  1243. .unaligned = false
  1244. },
  1245. .endianness = DEVICE_BIG_ENDIAN,
  1246. };
  1247. static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
  1248. {
  1249. ERRP_GUARD();
  1250. switch (s->sd_spec_version) {
  1251. case 2 ... 3:
  1252. break;
  1253. default:
  1254. error_setg(errp, "Only Spec v2/v3 are supported");
  1255. return;
  1256. }
  1257. s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
  1258. sdhci_check_capareg(s, errp);
  1259. if (*errp) {
  1260. return;
  1261. }
  1262. }
  1263. /* --- qdev common --- */
  1264. void sdhci_initfn(SDHCIState *s)
  1265. {
  1266. qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
  1267. s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
  1268. sdhci_raise_insertion_irq, s);
  1269. s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
  1270. sdhci_data_transfer, s);
  1271. s->io_ops = &sdhci_mmio_le_ops;
  1272. }
  1273. void sdhci_uninitfn(SDHCIState *s)
  1274. {
  1275. timer_free(s->insert_timer);
  1276. timer_free(s->transfer_timer);
  1277. g_free(s->fifo_buffer);
  1278. s->fifo_buffer = NULL;
  1279. }
  1280. void sdhci_common_realize(SDHCIState *s, Error **errp)
  1281. {
  1282. ERRP_GUARD();
  1283. switch (s->endianness) {
  1284. case DEVICE_LITTLE_ENDIAN:
  1285. /* s->io_ops is little endian by default */
  1286. break;
  1287. case DEVICE_BIG_ENDIAN:
  1288. if (s->io_ops != &sdhci_mmio_le_ops) {
  1289. error_setg(errp, "SD controller doesn't support big endianness");
  1290. return;
  1291. }
  1292. s->io_ops = &sdhci_mmio_be_ops;
  1293. break;
  1294. default:
  1295. error_setg(errp, "Incorrect endianness");
  1296. return;
  1297. }
  1298. sdhci_init_readonly_registers(s, errp);
  1299. if (*errp) {
  1300. return;
  1301. }
  1302. s->buf_maxsz = sdhci_get_fifolen(s);
  1303. s->fifo_buffer = g_malloc0(s->buf_maxsz);
  1304. memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
  1305. SDHC_REGISTERS_MAP_SIZE);
  1306. }
  1307. void sdhci_common_unrealize(SDHCIState *s)
  1308. {
  1309. /*
  1310. * This function is expected to be called only once for each class:
  1311. * - SysBus: via DeviceClass->unrealize(),
  1312. * - PCI: via PCIDeviceClass->exit().
  1313. * However to avoid double-free and/or use-after-free we still nullify
  1314. * this variable (better safe than sorry!).
  1315. */
  1316. g_free(s->fifo_buffer);
  1317. s->fifo_buffer = NULL;
  1318. }
  1319. static bool sdhci_pending_insert_vmstate_needed(void *opaque)
  1320. {
  1321. SDHCIState *s = opaque;
  1322. return s->pending_insert_state;
  1323. }
  1324. static const VMStateDescription sdhci_pending_insert_vmstate = {
  1325. .name = "sdhci/pending-insert",
  1326. .version_id = 1,
  1327. .minimum_version_id = 1,
  1328. .needed = sdhci_pending_insert_vmstate_needed,
  1329. .fields = (const VMStateField[]) {
  1330. VMSTATE_BOOL(pending_insert_state, SDHCIState),
  1331. VMSTATE_END_OF_LIST()
  1332. },
  1333. };
  1334. const VMStateDescription sdhci_vmstate = {
  1335. .name = "sdhci",
  1336. .version_id = 1,
  1337. .minimum_version_id = 1,
  1338. .fields = (const VMStateField[]) {
  1339. VMSTATE_UINT32(sdmasysad, SDHCIState),
  1340. VMSTATE_UINT16(blksize, SDHCIState),
  1341. VMSTATE_UINT16(blkcnt, SDHCIState),
  1342. VMSTATE_UINT32(argument, SDHCIState),
  1343. VMSTATE_UINT16(trnmod, SDHCIState),
  1344. VMSTATE_UINT16(cmdreg, SDHCIState),
  1345. VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
  1346. VMSTATE_UINT32(prnsts, SDHCIState),
  1347. VMSTATE_UINT8(hostctl1, SDHCIState),
  1348. VMSTATE_UINT8(pwrcon, SDHCIState),
  1349. VMSTATE_UINT8(blkgap, SDHCIState),
  1350. VMSTATE_UINT8(wakcon, SDHCIState),
  1351. VMSTATE_UINT16(clkcon, SDHCIState),
  1352. VMSTATE_UINT8(timeoutcon, SDHCIState),
  1353. VMSTATE_UINT8(admaerr, SDHCIState),
  1354. VMSTATE_UINT16(norintsts, SDHCIState),
  1355. VMSTATE_UINT16(errintsts, SDHCIState),
  1356. VMSTATE_UINT16(norintstsen, SDHCIState),
  1357. VMSTATE_UINT16(errintstsen, SDHCIState),
  1358. VMSTATE_UINT16(norintsigen, SDHCIState),
  1359. VMSTATE_UINT16(errintsigen, SDHCIState),
  1360. VMSTATE_UINT16(acmd12errsts, SDHCIState),
  1361. VMSTATE_UINT16(data_count, SDHCIState),
  1362. VMSTATE_UINT64(admasysaddr, SDHCIState),
  1363. VMSTATE_UINT8(stopped_state, SDHCIState),
  1364. VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
  1365. VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
  1366. VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
  1367. VMSTATE_END_OF_LIST()
  1368. },
  1369. .subsections = (const VMStateDescription * const []) {
  1370. &sdhci_pending_insert_vmstate,
  1371. NULL
  1372. },
  1373. };
  1374. void sdhci_common_class_init(ObjectClass *klass, const void *data)
  1375. {
  1376. DeviceClass *dc = DEVICE_CLASS(klass);
  1377. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  1378. dc->vmsd = &sdhci_vmstate;
  1379. device_class_set_legacy_reset(dc, sdhci_poweron_reset);
  1380. }
  1381. /* --- qdev SysBus --- */
  1382. static const Property sdhci_sysbus_properties[] = {
  1383. DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
  1384. DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
  1385. false),
  1386. DEFINE_PROP_LINK("dma", SDHCIState,
  1387. dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
  1388. DEFINE_PROP_BOOL("wp-inverted", SDHCIState,
  1389. wp_inverted, false),
  1390. };
  1391. static void sdhci_sysbus_init(Object *obj)
  1392. {
  1393. SDHCIState *s = SYSBUS_SDHCI(obj);
  1394. sdhci_initfn(s);
  1395. }
  1396. static void sdhci_sysbus_finalize(Object *obj)
  1397. {
  1398. SDHCIState *s = SYSBUS_SDHCI(obj);
  1399. if (s->dma_mr) {
  1400. object_unparent(OBJECT(s->dma_mr));
  1401. }
  1402. sdhci_uninitfn(s);
  1403. }
  1404. static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
  1405. {
  1406. ERRP_GUARD();
  1407. SDHCIState *s = SYSBUS_SDHCI(dev);
  1408. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1409. sdhci_common_realize(s, errp);
  1410. if (*errp) {
  1411. return;
  1412. }
  1413. if (s->dma_mr) {
  1414. s->dma_as = &s->sysbus_dma_as;
  1415. address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
  1416. } else {
  1417. /* use system_memory() if property "dma" not set */
  1418. s->dma_as = &address_space_memory;
  1419. }
  1420. sysbus_init_irq(sbd, &s->irq);
  1421. sysbus_init_mmio(sbd, &s->iomem);
  1422. }
  1423. static void sdhci_sysbus_unrealize(DeviceState *dev)
  1424. {
  1425. SDHCIState *s = SYSBUS_SDHCI(dev);
  1426. sdhci_common_unrealize(s);
  1427. if (s->dma_mr) {
  1428. address_space_destroy(s->dma_as);
  1429. }
  1430. }
  1431. static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
  1432. {
  1433. DeviceClass *dc = DEVICE_CLASS(klass);
  1434. device_class_set_props(dc, sdhci_sysbus_properties);
  1435. dc->realize = sdhci_sysbus_realize;
  1436. dc->unrealize = sdhci_sysbus_unrealize;
  1437. sdhci_common_class_init(klass, data);
  1438. }
  1439. /* --- qdev bus master --- */
  1440. static void sdhci_bus_class_init(ObjectClass *klass, void *data)
  1441. {
  1442. SDBusClass *sbc = SD_BUS_CLASS(klass);
  1443. sbc->set_inserted = sdhci_set_inserted;
  1444. sbc->set_readonly = sdhci_set_readonly;
  1445. }
  1446. /* --- qdev i.MX eSDHC --- */
  1447. #define USDHC_MIX_CTRL 0x48
  1448. #define USDHC_VENDOR_SPEC 0xc0
  1449. #define USDHC_IMX_FRC_SDCLK_ON (1 << 8)
  1450. #define USDHC_DLL_CTRL 0x60
  1451. #define USDHC_TUNING_CTRL 0xcc
  1452. #define USDHC_TUNE_CTRL_STATUS 0x68
  1453. #define USDHC_WTMK_LVL 0x44
  1454. /* Undocumented register used by guests working around erratum ERR004536 */
  1455. #define USDHC_UNDOCUMENTED_REG27 0x6c
  1456. #define USDHC_CTRL_4BITBUS (0x1 << 1)
  1457. #define USDHC_CTRL_8BITBUS (0x2 << 1)
  1458. #define USDHC_PRNSTS_SDSTB (1 << 3)
  1459. static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
  1460. {
  1461. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1462. uint32_t ret;
  1463. uint16_t hostctl1;
  1464. switch (offset) {
  1465. default:
  1466. return sdhci_read(opaque, offset, size);
  1467. case SDHC_HOSTCTL:
  1468. /*
  1469. * For a detailed explanation on the following bit
  1470. * manipulation code see comments in a similar part of
  1471. * usdhc_write()
  1472. */
  1473. hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
  1474. if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
  1475. hostctl1 |= USDHC_CTRL_8BITBUS;
  1476. }
  1477. if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
  1478. hostctl1 |= USDHC_CTRL_4BITBUS;
  1479. }
  1480. ret = hostctl1;
  1481. ret |= (uint32_t)s->blkgap << 16;
  1482. ret |= (uint32_t)s->wakcon << 24;
  1483. break;
  1484. case SDHC_PRNSTS:
  1485. /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
  1486. ret = sdhci_read(opaque, offset, size) & ~USDHC_PRNSTS_SDSTB;
  1487. if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
  1488. ret |= USDHC_PRNSTS_SDSTB;
  1489. }
  1490. break;
  1491. case USDHC_VENDOR_SPEC:
  1492. ret = s->vendor_spec;
  1493. break;
  1494. case USDHC_DLL_CTRL:
  1495. case USDHC_TUNE_CTRL_STATUS:
  1496. case USDHC_UNDOCUMENTED_REG27:
  1497. case USDHC_TUNING_CTRL:
  1498. case USDHC_MIX_CTRL:
  1499. case USDHC_WTMK_LVL:
  1500. ret = 0;
  1501. break;
  1502. }
  1503. return ret;
  1504. }
  1505. static void
  1506. usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  1507. {
  1508. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1509. uint8_t hostctl1;
  1510. uint32_t value = (uint32_t)val;
  1511. switch (offset) {
  1512. case USDHC_DLL_CTRL:
  1513. case USDHC_TUNE_CTRL_STATUS:
  1514. case USDHC_UNDOCUMENTED_REG27:
  1515. case USDHC_TUNING_CTRL:
  1516. case USDHC_WTMK_LVL:
  1517. break;
  1518. case USDHC_VENDOR_SPEC:
  1519. s->vendor_spec = value;
  1520. if (value & USDHC_IMX_FRC_SDCLK_ON) {
  1521. s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
  1522. } else {
  1523. s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
  1524. }
  1525. break;
  1526. case SDHC_HOSTCTL:
  1527. /*
  1528. * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
  1529. *
  1530. * 7 6 5 4 3 2 1 0
  1531. * |-----------+--------+--------+-----------+----------+---------|
  1532. * | Card | Card | Endian | DATA3 | Data | Led |
  1533. * | Detect | Detect | Mode | as Card | Transfer | Control |
  1534. * | Signal | Test | | Detection | Width | |
  1535. * | Selection | Level | | Pin | | |
  1536. * |-----------+--------+--------+-----------+----------+---------|
  1537. *
  1538. * and 0x29
  1539. *
  1540. * 15 10 9 8
  1541. * |----------+------|
  1542. * | Reserved | DMA |
  1543. * | | Sel. |
  1544. * | | |
  1545. * |----------+------|
  1546. *
  1547. * and here's what SDCHI spec expects those offsets to be:
  1548. *
  1549. * 0x28 (Host Control Register)
  1550. *
  1551. * 7 6 5 4 3 2 1 0
  1552. * |--------+--------+----------+------+--------+----------+---------|
  1553. * | Card | Card | Extended | DMA | High | Data | LED |
  1554. * | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
  1555. * | Signal | Test | Transfer | | Enable | Width | |
  1556. * | Sel. | Level | Width | | | | |
  1557. * |--------+--------+----------+------+--------+----------+---------|
  1558. *
  1559. * and 0x29 (Power Control Register)
  1560. *
  1561. * |----------------------------------|
  1562. * | Power Control Register |
  1563. * | |
  1564. * | Description omitted, |
  1565. * | since it has no analog in ESDHCI |
  1566. * | |
  1567. * |----------------------------------|
  1568. *
  1569. * Since offsets 0x2A and 0x2B should be compatible between
  1570. * both IP specs we only need to reconcile least 16-bit of the
  1571. * word we've been given.
  1572. */
  1573. /*
  1574. * First, save bits 7 6 and 0 since they are identical
  1575. */
  1576. hostctl1 = value & (SDHC_CTRL_LED |
  1577. SDHC_CTRL_CDTEST_INS |
  1578. SDHC_CTRL_CDTEST_EN);
  1579. /*
  1580. * Second, split "Data Transfer Width" from bits 2 and 1 in to
  1581. * bits 5 and 1
  1582. */
  1583. if (value & USDHC_CTRL_8BITBUS) {
  1584. hostctl1 |= SDHC_CTRL_8BITBUS;
  1585. }
  1586. if (value & USDHC_CTRL_4BITBUS) {
  1587. hostctl1 |= USDHC_CTRL_4BITBUS;
  1588. }
  1589. /*
  1590. * Third, move DMA select from bits 9 and 8 to bits 4 and 3
  1591. */
  1592. hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
  1593. /*
  1594. * Now place the corrected value into low 16-bit of the value
  1595. * we are going to give standard SDHCI write function
  1596. *
  1597. * NOTE: This transformation should be the inverse of what can
  1598. * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
  1599. * kernel
  1600. */
  1601. value &= ~UINT16_MAX;
  1602. value |= hostctl1;
  1603. value |= (uint16_t)s->pwrcon << 8;
  1604. sdhci_write(opaque, offset, value, size);
  1605. break;
  1606. case USDHC_MIX_CTRL:
  1607. /*
  1608. * So, when SD/MMC stack in Linux tries to write to "Transfer
  1609. * Mode Register", ESDHC i.MX quirk code will translate it
  1610. * into a write to ESDHC_MIX_CTRL, so we do the opposite in
  1611. * order to get where we started
  1612. *
  1613. * Note that Auto CMD23 Enable bit is located in a wrong place
  1614. * on i.MX, but since it is not used by QEMU we do not care.
  1615. *
  1616. * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
  1617. * here because it will result in a call to
  1618. * sdhci_send_command(s) which we don't want.
  1619. *
  1620. */
  1621. s->trnmod = value & UINT16_MAX;
  1622. break;
  1623. case SDHC_TRNMOD:
  1624. /*
  1625. * Similar to above, but this time a write to "Command
  1626. * Register" will be translated into a 4-byte write to
  1627. * "Transfer Mode register" where lower 16-bit of value would
  1628. * be set to zero. So what we do is fill those bits with
  1629. * cached value from s->trnmod and let the SDHCI
  1630. * infrastructure handle the rest
  1631. */
  1632. sdhci_write(opaque, offset, val | s->trnmod, size);
  1633. break;
  1634. case SDHC_BLKSIZE:
  1635. /*
  1636. * ESDHCI does not implement "Host SDMA Buffer Boundary", and
  1637. * Linux driver will try to zero this field out which will
  1638. * break the rest of SDHCI emulation.
  1639. *
  1640. * Linux defaults to maximum possible setting (512K boundary)
  1641. * and it seems to be the only option that i.MX IP implements,
  1642. * so we artificially set it to that value.
  1643. */
  1644. val |= 0x7 << 12;
  1645. /* FALLTHROUGH */
  1646. default:
  1647. sdhci_write(opaque, offset, val, size);
  1648. break;
  1649. }
  1650. }
  1651. static const MemoryRegionOps usdhc_mmio_ops = {
  1652. .read = usdhc_read,
  1653. .write = usdhc_write,
  1654. .valid = {
  1655. .min_access_size = 1,
  1656. .max_access_size = 4,
  1657. .unaligned = false
  1658. },
  1659. .endianness = DEVICE_LITTLE_ENDIAN,
  1660. };
  1661. static void imx_usdhc_init(Object *obj)
  1662. {
  1663. SDHCIState *s = SYSBUS_SDHCI(obj);
  1664. s->io_ops = &usdhc_mmio_ops;
  1665. s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
  1666. }
  1667. /* --- qdev Samsung s3c --- */
  1668. #define S3C_SDHCI_CONTROL2 0x80
  1669. #define S3C_SDHCI_CONTROL3 0x84
  1670. #define S3C_SDHCI_CONTROL4 0x8c
  1671. static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
  1672. {
  1673. uint64_t ret;
  1674. switch (offset) {
  1675. case S3C_SDHCI_CONTROL2:
  1676. case S3C_SDHCI_CONTROL3:
  1677. case S3C_SDHCI_CONTROL4:
  1678. /* ignore */
  1679. ret = 0;
  1680. break;
  1681. default:
  1682. ret = sdhci_read(opaque, offset, size);
  1683. break;
  1684. }
  1685. return ret;
  1686. }
  1687. static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
  1688. unsigned size)
  1689. {
  1690. switch (offset) {
  1691. case S3C_SDHCI_CONTROL2:
  1692. case S3C_SDHCI_CONTROL3:
  1693. case S3C_SDHCI_CONTROL4:
  1694. /* ignore */
  1695. break;
  1696. default:
  1697. sdhci_write(opaque, offset, val, size);
  1698. break;
  1699. }
  1700. }
  1701. static const MemoryRegionOps sdhci_s3c_mmio_ops = {
  1702. .read = sdhci_s3c_read,
  1703. .write = sdhci_s3c_write,
  1704. .valid = {
  1705. .min_access_size = 1,
  1706. .max_access_size = 4,
  1707. .unaligned = false
  1708. },
  1709. .endianness = DEVICE_LITTLE_ENDIAN,
  1710. };
  1711. static void sdhci_s3c_init(Object *obj)
  1712. {
  1713. SDHCIState *s = SYSBUS_SDHCI(obj);
  1714. s->io_ops = &sdhci_s3c_mmio_ops;
  1715. }
  1716. static const TypeInfo sdhci_types[] = {
  1717. {
  1718. .name = TYPE_SDHCI_BUS,
  1719. .parent = TYPE_SD_BUS,
  1720. .instance_size = sizeof(SDBus),
  1721. .class_init = sdhci_bus_class_init,
  1722. },
  1723. {
  1724. .name = TYPE_SYSBUS_SDHCI,
  1725. .parent = TYPE_SYS_BUS_DEVICE,
  1726. .instance_size = sizeof(SDHCIState),
  1727. .instance_init = sdhci_sysbus_init,
  1728. .instance_finalize = sdhci_sysbus_finalize,
  1729. .class_init = sdhci_sysbus_class_init,
  1730. },
  1731. {
  1732. .name = TYPE_IMX_USDHC,
  1733. .parent = TYPE_SYSBUS_SDHCI,
  1734. .instance_init = imx_usdhc_init,
  1735. },
  1736. {
  1737. .name = TYPE_S3C_SDHCI,
  1738. .parent = TYPE_SYSBUS_SDHCI,
  1739. .instance_init = sdhci_s3c_init,
  1740. },
  1741. };
  1742. DEFINE_TYPES(sdhci_types)