2
0

cadence_sdhci.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * Cadence SDHCI emulation
  3. *
  4. * Copyright (c) 2020 Wind River Systems, Inc.
  5. *
  6. * Author:
  7. * Bin Meng <bin.meng@windriver.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 or
  12. * (at your option) version 3 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include "qemu/osdep.h"
  23. #include "qemu/bitops.h"
  24. #include "qemu/error-report.h"
  25. #include "qapi/error.h"
  26. #include "migration/vmstate.h"
  27. #include "hw/sd/cadence_sdhci.h"
  28. #include "sdhci-internal.h"
  29. /* HRS - Host Register Set (specific to Cadence) */
  30. #define CADENCE_SDHCI_HRS00 0x00 /* general information */
  31. #define CADENCE_SDHCI_HRS00_SWR BIT(0)
  32. #define CADENCE_SDHCI_HRS00_POR_VAL 0x00010000
  33. #define CADENCE_SDHCI_HRS04 0x10 /* PHY access port */
  34. #define CADENCE_SDHCI_HRS04_WR BIT(24)
  35. #define CADENCE_SDHCI_HRS04_RD BIT(25)
  36. #define CADENCE_SDHCI_HRS04_ACK BIT(26)
  37. #define CADENCE_SDHCI_HRS06 0x18 /* eMMC control */
  38. #define CADENCE_SDHCI_HRS06_TUNE_UP BIT(15)
  39. /* SRS - Slot Register Set (SDHCI-compatible) */
  40. #define CADENCE_SDHCI_SRS_BASE 0x200
  41. #define TO_REG(addr) ((addr) / sizeof(uint32_t))
  42. static void cadence_sdhci_instance_init(Object *obj)
  43. {
  44. CadenceSDHCIState *s = CADENCE_SDHCI(obj);
  45. object_initialize_child(OBJECT(s), "generic-sdhci",
  46. &s->sdhci, TYPE_SYSBUS_SDHCI);
  47. }
  48. static void cadence_sdhci_reset(DeviceState *dev)
  49. {
  50. CadenceSDHCIState *s = CADENCE_SDHCI(dev);
  51. memset(s->regs, 0, CADENCE_SDHCI_REG_SIZE);
  52. s->regs[TO_REG(CADENCE_SDHCI_HRS00)] = CADENCE_SDHCI_HRS00_POR_VAL;
  53. device_cold_reset(DEVICE(&s->sdhci));
  54. }
  55. static uint64_t cadence_sdhci_read(void *opaque, hwaddr addr, unsigned int size)
  56. {
  57. CadenceSDHCIState *s = opaque;
  58. uint32_t val;
  59. val = s->regs[TO_REG(addr)];
  60. return (uint64_t)val;
  61. }
  62. static void cadence_sdhci_write(void *opaque, hwaddr addr, uint64_t val,
  63. unsigned int size)
  64. {
  65. CadenceSDHCIState *s = opaque;
  66. uint32_t val32 = (uint32_t)val;
  67. switch (addr) {
  68. case CADENCE_SDHCI_HRS00:
  69. /*
  70. * The only writable bit is SWR (software reset) and it automatically
  71. * clears to zero, so essentially this register remains unchanged.
  72. */
  73. if (val32 & CADENCE_SDHCI_HRS00_SWR) {
  74. cadence_sdhci_reset(DEVICE(s));
  75. }
  76. break;
  77. case CADENCE_SDHCI_HRS04:
  78. /*
  79. * Only emulate the ACK bit behavior when read or write transaction
  80. * are requested.
  81. */
  82. if (val32 & (CADENCE_SDHCI_HRS04_WR | CADENCE_SDHCI_HRS04_RD)) {
  83. val32 |= CADENCE_SDHCI_HRS04_ACK;
  84. } else {
  85. val32 &= ~CADENCE_SDHCI_HRS04_ACK;
  86. }
  87. s->regs[TO_REG(addr)] = val32;
  88. break;
  89. case CADENCE_SDHCI_HRS06:
  90. if (val32 & CADENCE_SDHCI_HRS06_TUNE_UP) {
  91. val32 &= ~CADENCE_SDHCI_HRS06_TUNE_UP;
  92. }
  93. s->regs[TO_REG(addr)] = val32;
  94. break;
  95. default:
  96. s->regs[TO_REG(addr)] = val32;
  97. break;
  98. }
  99. }
  100. static const MemoryRegionOps cadence_sdhci_ops = {
  101. .read = cadence_sdhci_read,
  102. .write = cadence_sdhci_write,
  103. .endianness = DEVICE_NATIVE_ENDIAN,
  104. .impl = {
  105. .min_access_size = 4,
  106. .max_access_size = 4,
  107. },
  108. .valid = {
  109. .min_access_size = 4,
  110. .max_access_size = 4,
  111. }
  112. };
  113. static void cadence_sdhci_realize(DeviceState *dev, Error **errp)
  114. {
  115. CadenceSDHCIState *s = CADENCE_SDHCI(dev);
  116. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  117. SysBusDevice *sbd_sdhci = SYS_BUS_DEVICE(&s->sdhci);
  118. memory_region_init(&s->container, OBJECT(s),
  119. "cadence.sdhci-container", 0x1000);
  120. sysbus_init_mmio(sbd, &s->container);
  121. memory_region_init_io(&s->iomem, OBJECT(s), &cadence_sdhci_ops,
  122. s, TYPE_CADENCE_SDHCI, CADENCE_SDHCI_REG_SIZE);
  123. memory_region_add_subregion(&s->container, 0, &s->iomem);
  124. sysbus_realize(sbd_sdhci, errp);
  125. memory_region_add_subregion(&s->container, CADENCE_SDHCI_SRS_BASE,
  126. sysbus_mmio_get_region(sbd_sdhci, 0));
  127. /* propagate irq and "sd-bus" from generic-sdhci */
  128. sysbus_pass_irq(sbd, sbd_sdhci);
  129. s->bus = qdev_get_child_bus(DEVICE(sbd_sdhci), "sd-bus");
  130. }
  131. static const VMStateDescription vmstate_cadence_sdhci = {
  132. .name = TYPE_CADENCE_SDHCI,
  133. .version_id = 1,
  134. .fields = (const VMStateField[]) {
  135. VMSTATE_UINT32_ARRAY(regs, CadenceSDHCIState, CADENCE_SDHCI_NUM_REGS),
  136. VMSTATE_END_OF_LIST(),
  137. },
  138. };
  139. static void cadence_sdhci_class_init(ObjectClass *classp, void *data)
  140. {
  141. DeviceClass *dc = DEVICE_CLASS(classp);
  142. dc->desc = "Cadence SD/SDIO/eMMC Host Controller (SD4HC)";
  143. dc->realize = cadence_sdhci_realize;
  144. device_class_set_legacy_reset(dc, cadence_sdhci_reset);
  145. dc->vmsd = &vmstate_cadence_sdhci;
  146. }
  147. static const TypeInfo cadence_sdhci_types[] = {
  148. {
  149. .name = TYPE_CADENCE_SDHCI,
  150. .parent = TYPE_SYS_BUS_DEVICE,
  151. .instance_size = sizeof(CadenceSDHCIState),
  152. .instance_init = cadence_sdhci_instance_init,
  153. .class_init = cadence_sdhci_class_init,
  154. },
  155. };
  156. DEFINE_TYPES(cadence_sdhci_types)