bcm2835_sdhost.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * Raspberry Pi (BCM2835) SD Host Controller
  3. *
  4. * Copyright (c) 2017 Antfield SAS
  5. *
  6. * Authors:
  7. * Clement Deschamps <clement.deschamps@antfield.fr>
  8. * Luc Michel <luc.michel@antfield.fr>
  9. *
  10. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  11. * See the COPYING file in the top-level directory.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "qemu/log.h"
  15. #include "qemu/module.h"
  16. #include "system/blockdev.h"
  17. #include "hw/irq.h"
  18. #include "hw/sd/bcm2835_sdhost.h"
  19. #include "migration/vmstate.h"
  20. #include "trace.h"
  21. #include "qom/object.h"
  22. #define TYPE_BCM2835_SDHOST_BUS "bcm2835-sdhost-bus"
  23. /* This is reusing the SDBus typedef from SD_BUS */
  24. DECLARE_INSTANCE_CHECKER(SDBus, BCM2835_SDHOST_BUS,
  25. TYPE_BCM2835_SDHOST_BUS)
  26. #define SDCMD 0x00 /* Command to SD card - 16 R/W */
  27. #define SDARG 0x04 /* Argument to SD card - 32 R/W */
  28. #define SDTOUT 0x08 /* Start value for timeout counter - 32 R/W */
  29. #define SDCDIV 0x0c /* Start value for clock divider - 11 R/W */
  30. #define SDRSP0 0x10 /* SD card rsp (31:0) - 32 R */
  31. #define SDRSP1 0x14 /* SD card rsp (63:32) - 32 R */
  32. #define SDRSP2 0x18 /* SD card rsp (95:64) - 32 R */
  33. #define SDRSP3 0x1c /* SD card rsp (127:96) - 32 R */
  34. #define SDHSTS 0x20 /* SD host status - 11 R */
  35. #define SDVDD 0x30 /* SD card power control - 1 R/W */
  36. #define SDEDM 0x34 /* Emergency Debug Mode - 13 R/W */
  37. #define SDHCFG 0x38 /* Host configuration - 2 R/W */
  38. #define SDHBCT 0x3c /* Host byte count (debug) - 32 R/W */
  39. #define SDDATA 0x40 /* Data to/from SD card - 32 R/W */
  40. #define SDHBLC 0x50 /* Host block count (SDIO/SDHC) - 9 R/W */
  41. #define SDCMD_NEW_FLAG 0x8000
  42. #define SDCMD_FAIL_FLAG 0x4000
  43. #define SDCMD_BUSYWAIT 0x800
  44. #define SDCMD_NO_RESPONSE 0x400
  45. #define SDCMD_LONG_RESPONSE 0x200
  46. #define SDCMD_WRITE_CMD 0x80
  47. #define SDCMD_READ_CMD 0x40
  48. #define SDCMD_CMD_MASK 0x3f
  49. #define SDCDIV_MAX_CDIV 0x7ff
  50. #define SDHSTS_BUSY_IRPT 0x400
  51. #define SDHSTS_BLOCK_IRPT 0x200
  52. #define SDHSTS_SDIO_IRPT 0x100
  53. #define SDHSTS_REW_TIME_OUT 0x80
  54. #define SDHSTS_CMD_TIME_OUT 0x40
  55. #define SDHSTS_CRC16_ERROR 0x20
  56. #define SDHSTS_CRC7_ERROR 0x10
  57. #define SDHSTS_FIFO_ERROR 0x08
  58. /* Reserved */
  59. /* Reserved */
  60. #define SDHSTS_DATA_FLAG 0x01
  61. #define SDHCFG_BUSY_IRPT_EN (1 << 10)
  62. #define SDHCFG_BLOCK_IRPT_EN (1 << 8)
  63. #define SDHCFG_SDIO_IRPT_EN (1 << 5)
  64. #define SDHCFG_DATA_IRPT_EN (1 << 4)
  65. #define SDHCFG_SLOW_CARD (1 << 3)
  66. #define SDHCFG_WIDE_EXT_BUS (1 << 2)
  67. #define SDHCFG_WIDE_INT_BUS (1 << 1)
  68. #define SDHCFG_REL_CMD_LINE (1 << 0)
  69. #define SDEDM_FORCE_DATA_MODE (1 << 19)
  70. #define SDEDM_CLOCK_PULSE (1 << 20)
  71. #define SDEDM_BYPASS (1 << 21)
  72. #define SDEDM_WRITE_THRESHOLD_SHIFT 9
  73. #define SDEDM_READ_THRESHOLD_SHIFT 14
  74. #define SDEDM_THRESHOLD_MASK 0x1f
  75. #define SDEDM_FSM_MASK 0xf
  76. #define SDEDM_FSM_IDENTMODE 0x0
  77. #define SDEDM_FSM_DATAMODE 0x1
  78. #define SDEDM_FSM_READDATA 0x2
  79. #define SDEDM_FSM_WRITEDATA 0x3
  80. #define SDEDM_FSM_READWAIT 0x4
  81. #define SDEDM_FSM_READCRC 0x5
  82. #define SDEDM_FSM_WRITECRC 0x6
  83. #define SDEDM_FSM_WRITEWAIT1 0x7
  84. #define SDEDM_FSM_POWERDOWN 0x8
  85. #define SDEDM_FSM_POWERUP 0x9
  86. #define SDEDM_FSM_WRITESTART1 0xa
  87. #define SDEDM_FSM_WRITESTART2 0xb
  88. #define SDEDM_FSM_GENPULSES 0xc
  89. #define SDEDM_FSM_WRITEWAIT2 0xd
  90. #define SDEDM_FSM_STARTPOWDOWN 0xf
  91. #define SDDATA_FIFO_WORDS 16
  92. static void bcm2835_sdhost_update_irq(BCM2835SDHostState *s)
  93. {
  94. uint32_t irq = s->status &
  95. (SDHSTS_BUSY_IRPT | SDHSTS_BLOCK_IRPT | SDHSTS_SDIO_IRPT);
  96. trace_bcm2835_sdhost_update_irq(irq);
  97. qemu_set_irq(s->irq, !!irq);
  98. }
  99. static void bcm2835_sdhost_send_command(BCM2835SDHostState *s)
  100. {
  101. SDRequest request;
  102. uint8_t rsp[16];
  103. int rlen;
  104. request.cmd = s->cmd & SDCMD_CMD_MASK;
  105. request.arg = s->cmdarg;
  106. rlen = sdbus_do_command(&s->sdbus, &request, rsp);
  107. if (rlen < 0) {
  108. goto error;
  109. }
  110. if (!(s->cmd & SDCMD_NO_RESPONSE)) {
  111. if (rlen == 0 || (rlen == 4 && (s->cmd & SDCMD_LONG_RESPONSE))) {
  112. goto error;
  113. }
  114. if (rlen != 4 && rlen != 16) {
  115. goto error;
  116. }
  117. if (rlen == 4) {
  118. s->rsp[0] = ldl_be_p(&rsp[0]);
  119. s->rsp[1] = s->rsp[2] = s->rsp[3] = 0;
  120. } else {
  121. s->rsp[0] = ldl_be_p(&rsp[12]);
  122. s->rsp[1] = ldl_be_p(&rsp[8]);
  123. s->rsp[2] = ldl_be_p(&rsp[4]);
  124. s->rsp[3] = ldl_be_p(&rsp[0]);
  125. }
  126. }
  127. /* We never really delay commands, so if this was a 'busywait' command
  128. * then we've completed it now and can raise the interrupt.
  129. */
  130. if ((s->cmd & SDCMD_BUSYWAIT) && (s->config & SDHCFG_BUSY_IRPT_EN)) {
  131. s->status |= SDHSTS_BUSY_IRPT;
  132. }
  133. return;
  134. error:
  135. s->cmd |= SDCMD_FAIL_FLAG;
  136. s->status |= SDHSTS_CMD_TIME_OUT;
  137. }
  138. static void bcm2835_sdhost_fifo_push(BCM2835SDHostState *s, uint32_t value)
  139. {
  140. int n;
  141. if (s->fifo_len == BCM2835_SDHOST_FIFO_LEN) {
  142. /* FIFO overflow */
  143. return;
  144. }
  145. n = (s->fifo_pos + s->fifo_len) & (BCM2835_SDHOST_FIFO_LEN - 1);
  146. s->fifo_len++;
  147. s->fifo[n] = value;
  148. }
  149. static uint32_t bcm2835_sdhost_fifo_pop(BCM2835SDHostState *s)
  150. {
  151. uint32_t value;
  152. if (s->fifo_len == 0) {
  153. /* FIFO underflow */
  154. return 0;
  155. }
  156. value = s->fifo[s->fifo_pos];
  157. s->fifo_len--;
  158. s->fifo_pos = (s->fifo_pos + 1) & (BCM2835_SDHOST_FIFO_LEN - 1);
  159. return value;
  160. }
  161. static void bcm2835_sdhost_fifo_run(BCM2835SDHostState *s)
  162. {
  163. uint32_t value = 0;
  164. int n;
  165. int is_read;
  166. int is_write;
  167. is_read = (s->cmd & SDCMD_READ_CMD) != 0;
  168. is_write = (s->cmd & SDCMD_WRITE_CMD) != 0;
  169. if (s->datacnt != 0 && (is_write || sdbus_data_ready(&s->sdbus))) {
  170. if (is_read) {
  171. n = 0;
  172. while (s->datacnt && s->fifo_len < BCM2835_SDHOST_FIFO_LEN) {
  173. value |= (uint32_t)sdbus_read_byte(&s->sdbus) << (n * 8);
  174. s->datacnt--;
  175. n++;
  176. if (n == 4) {
  177. bcm2835_sdhost_fifo_push(s, value);
  178. s->status |= SDHSTS_DATA_FLAG;
  179. if (s->config & SDHCFG_DATA_IRPT_EN) {
  180. s->status |= SDHSTS_SDIO_IRPT;
  181. }
  182. n = 0;
  183. value = 0;
  184. }
  185. }
  186. if (n != 0) {
  187. bcm2835_sdhost_fifo_push(s, value);
  188. s->status |= SDHSTS_DATA_FLAG;
  189. if (s->config & SDHCFG_DATA_IRPT_EN) {
  190. s->status |= SDHSTS_SDIO_IRPT;
  191. }
  192. }
  193. } else if (is_write) { /* write */
  194. n = 0;
  195. while (s->datacnt > 0 && (s->fifo_len > 0 || n > 0)) {
  196. if (n == 0) {
  197. value = bcm2835_sdhost_fifo_pop(s);
  198. s->status |= SDHSTS_DATA_FLAG;
  199. if (s->config & SDHCFG_DATA_IRPT_EN) {
  200. s->status |= SDHSTS_SDIO_IRPT;
  201. }
  202. n = 4;
  203. }
  204. n--;
  205. s->datacnt--;
  206. sdbus_write_byte(&s->sdbus, value & 0xff);
  207. value >>= 8;
  208. }
  209. }
  210. if (s->datacnt == 0) {
  211. s->edm &= ~SDEDM_FSM_MASK;
  212. s->edm |= SDEDM_FSM_DATAMODE;
  213. trace_bcm2835_sdhost_edm_change("datacnt 0", s->edm);
  214. }
  215. if (is_write) {
  216. /* set block interrupt at end of each block transfer */
  217. if (s->hbct && s->datacnt % s->hbct == 0 &&
  218. (s->config & SDHCFG_BLOCK_IRPT_EN)) {
  219. s->status |= SDHSTS_BLOCK_IRPT;
  220. }
  221. /* set data interrupt after each transfer */
  222. s->status |= SDHSTS_DATA_FLAG;
  223. if (s->config & SDHCFG_DATA_IRPT_EN) {
  224. s->status |= SDHSTS_SDIO_IRPT;
  225. }
  226. }
  227. }
  228. bcm2835_sdhost_update_irq(s);
  229. s->edm &= ~(0x1f << 4);
  230. s->edm |= ((s->fifo_len & 0x1f) << 4);
  231. trace_bcm2835_sdhost_edm_change("fifo run", s->edm);
  232. }
  233. static uint64_t bcm2835_sdhost_read(void *opaque, hwaddr offset,
  234. unsigned size)
  235. {
  236. BCM2835SDHostState *s = (BCM2835SDHostState *)opaque;
  237. uint32_t res = 0;
  238. switch (offset) {
  239. case SDCMD:
  240. res = s->cmd;
  241. break;
  242. case SDHSTS:
  243. res = s->status;
  244. break;
  245. case SDRSP0:
  246. res = s->rsp[0];
  247. break;
  248. case SDRSP1:
  249. res = s->rsp[1];
  250. break;
  251. case SDRSP2:
  252. res = s->rsp[2];
  253. break;
  254. case SDRSP3:
  255. res = s->rsp[3];
  256. break;
  257. case SDEDM:
  258. res = s->edm;
  259. break;
  260. case SDVDD:
  261. res = s->vdd;
  262. break;
  263. case SDDATA:
  264. res = bcm2835_sdhost_fifo_pop(s);
  265. bcm2835_sdhost_fifo_run(s);
  266. break;
  267. case SDHBCT:
  268. res = s->hbct;
  269. break;
  270. case SDHBLC:
  271. res = s->hblc;
  272. break;
  273. default:
  274. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
  275. __func__, offset);
  276. res = 0;
  277. break;
  278. }
  279. trace_bcm2835_sdhost_read(offset, res, size);
  280. return res;
  281. }
  282. static void bcm2835_sdhost_write(void *opaque, hwaddr offset,
  283. uint64_t value, unsigned size)
  284. {
  285. BCM2835SDHostState *s = (BCM2835SDHostState *)opaque;
  286. trace_bcm2835_sdhost_write(offset, value, size);
  287. switch (offset) {
  288. case SDCMD:
  289. s->cmd = value;
  290. if (value & SDCMD_NEW_FLAG) {
  291. bcm2835_sdhost_send_command(s);
  292. bcm2835_sdhost_fifo_run(s);
  293. s->cmd &= ~SDCMD_NEW_FLAG;
  294. }
  295. break;
  296. case SDTOUT:
  297. break;
  298. case SDCDIV:
  299. break;
  300. case SDHSTS:
  301. s->status &= ~value;
  302. bcm2835_sdhost_update_irq(s);
  303. break;
  304. case SDARG:
  305. s->cmdarg = value;
  306. break;
  307. case SDEDM:
  308. if ((value & 0xf) == 0xf) {
  309. /* power down */
  310. value &= ~0xf;
  311. }
  312. s->edm = value;
  313. trace_bcm2835_sdhost_edm_change("guest register write", s->edm);
  314. break;
  315. case SDHCFG:
  316. s->config = value;
  317. bcm2835_sdhost_fifo_run(s);
  318. break;
  319. case SDVDD:
  320. s->vdd = value;
  321. break;
  322. case SDDATA:
  323. bcm2835_sdhost_fifo_push(s, value);
  324. bcm2835_sdhost_fifo_run(s);
  325. break;
  326. case SDHBCT:
  327. s->hbct = value;
  328. break;
  329. case SDHBLC:
  330. s->hblc = value;
  331. s->datacnt = s->hblc * s->hbct;
  332. bcm2835_sdhost_fifo_run(s);
  333. break;
  334. default:
  335. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
  336. __func__, offset);
  337. break;
  338. }
  339. }
  340. static const MemoryRegionOps bcm2835_sdhost_ops = {
  341. .read = bcm2835_sdhost_read,
  342. .write = bcm2835_sdhost_write,
  343. .endianness = DEVICE_NATIVE_ENDIAN,
  344. };
  345. static const VMStateDescription vmstate_bcm2835_sdhost = {
  346. .name = TYPE_BCM2835_SDHOST,
  347. .version_id = 1,
  348. .minimum_version_id = 1,
  349. .fields = (const VMStateField[]) {
  350. VMSTATE_UINT32(cmd, BCM2835SDHostState),
  351. VMSTATE_UINT32(cmdarg, BCM2835SDHostState),
  352. VMSTATE_UINT32(status, BCM2835SDHostState),
  353. VMSTATE_UINT32_ARRAY(rsp, BCM2835SDHostState, 4),
  354. VMSTATE_UINT32(config, BCM2835SDHostState),
  355. VMSTATE_UINT32(edm, BCM2835SDHostState),
  356. VMSTATE_UINT32(vdd, BCM2835SDHostState),
  357. VMSTATE_UINT32(hbct, BCM2835SDHostState),
  358. VMSTATE_UINT32(hblc, BCM2835SDHostState),
  359. VMSTATE_INT32(fifo_pos, BCM2835SDHostState),
  360. VMSTATE_INT32(fifo_len, BCM2835SDHostState),
  361. VMSTATE_UINT32_ARRAY(fifo, BCM2835SDHostState, BCM2835_SDHOST_FIFO_LEN),
  362. VMSTATE_UINT32(datacnt, BCM2835SDHostState),
  363. VMSTATE_END_OF_LIST()
  364. }
  365. };
  366. static void bcm2835_sdhost_init(Object *obj)
  367. {
  368. BCM2835SDHostState *s = BCM2835_SDHOST(obj);
  369. qbus_init(&s->sdbus, sizeof(s->sdbus),
  370. TYPE_BCM2835_SDHOST_BUS, DEVICE(s), "sd-bus");
  371. memory_region_init_io(&s->iomem, obj, &bcm2835_sdhost_ops, s,
  372. TYPE_BCM2835_SDHOST, 0x1000);
  373. sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem);
  374. sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq);
  375. }
  376. static void bcm2835_sdhost_reset(DeviceState *dev)
  377. {
  378. BCM2835SDHostState *s = BCM2835_SDHOST(dev);
  379. s->cmd = 0;
  380. s->cmdarg = 0;
  381. s->edm = 0x0000c60f;
  382. trace_bcm2835_sdhost_edm_change("device reset", s->edm);
  383. s->config = 0;
  384. s->hbct = 0;
  385. s->hblc = 0;
  386. s->datacnt = 0;
  387. s->fifo_pos = 0;
  388. s->fifo_len = 0;
  389. }
  390. static void bcm2835_sdhost_class_init(ObjectClass *klass, void *data)
  391. {
  392. DeviceClass *dc = DEVICE_CLASS(klass);
  393. device_class_set_legacy_reset(dc, bcm2835_sdhost_reset);
  394. dc->vmsd = &vmstate_bcm2835_sdhost;
  395. }
  396. static const TypeInfo bcm2835_sdhost_types[] = {
  397. {
  398. .name = TYPE_BCM2835_SDHOST,
  399. .parent = TYPE_SYS_BUS_DEVICE,
  400. .instance_size = sizeof(BCM2835SDHostState),
  401. .class_init = bcm2835_sdhost_class_init,
  402. .instance_init = bcm2835_sdhost_init,
  403. },
  404. {
  405. .name = TYPE_BCM2835_SDHOST_BUS,
  406. .parent = TYPE_SD_BUS,
  407. .instance_size = sizeof(SDBus),
  408. },
  409. };
  410. DEFINE_TYPES(bcm2835_sdhost_types)