2
0

aspeed_sdhci.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * Aspeed SD Host Controller
  3. * Eddie James <eajames@linux.ibm.com>
  4. *
  5. * Copyright (C) 2019 IBM Corp
  6. * SPDX-License-Identifier: GPL-2.0-or-later
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qemu/log.h"
  10. #include "qemu/error-report.h"
  11. #include "hw/sd/aspeed_sdhci.h"
  12. #include "qapi/error.h"
  13. #include "hw/irq.h"
  14. #include "migration/vmstate.h"
  15. #include "hw/qdev-properties.h"
  16. #include "trace.h"
  17. #define ASPEED_SDHCI_INFO 0x00
  18. #define ASPEED_SDHCI_INFO_SLOT1 (1 << 17)
  19. #define ASPEED_SDHCI_INFO_SLOT0 (1 << 16)
  20. #define ASPEED_SDHCI_INFO_RESET (1 << 0)
  21. #define ASPEED_SDHCI_DEBOUNCE 0x04
  22. #define ASPEED_SDHCI_DEBOUNCE_RESET 0x00000005
  23. #define ASPEED_SDHCI_BUS 0x08
  24. #define ASPEED_SDHCI_SDIO_140 0x10
  25. #define ASPEED_SDHCI_SDIO_144 0x14
  26. #define ASPEED_SDHCI_SDIO_148 0x18
  27. #define ASPEED_SDHCI_SDIO_240 0x20
  28. #define ASPEED_SDHCI_SDIO_244 0x24
  29. #define ASPEED_SDHCI_SDIO_248 0x28
  30. #define ASPEED_SDHCI_WP_POL 0xec
  31. #define ASPEED_SDHCI_CARD_DET 0xf0
  32. #define ASPEED_SDHCI_IRQ_STAT 0xfc
  33. #define TO_REG(addr) ((addr) / sizeof(uint32_t))
  34. static uint64_t aspeed_sdhci_read(void *opaque, hwaddr addr, unsigned int size)
  35. {
  36. uint64_t val = 0;
  37. AspeedSDHCIState *sdhci = opaque;
  38. switch (addr) {
  39. case ASPEED_SDHCI_SDIO_140:
  40. val = extract64(sdhci->slots[0].capareg, 0, 32);
  41. break;
  42. case ASPEED_SDHCI_SDIO_144:
  43. val = extract64(sdhci->slots[0].capareg, 32, 32);
  44. break;
  45. case ASPEED_SDHCI_SDIO_148:
  46. val = extract64(sdhci->slots[0].maxcurr, 0, 32);
  47. break;
  48. case ASPEED_SDHCI_SDIO_240:
  49. val = extract64(sdhci->slots[1].capareg, 0, 32);
  50. break;
  51. case ASPEED_SDHCI_SDIO_244:
  52. val = extract64(sdhci->slots[1].capareg, 32, 32);
  53. break;
  54. case ASPEED_SDHCI_SDIO_248:
  55. val = extract64(sdhci->slots[1].maxcurr, 0, 32);
  56. break;
  57. default:
  58. if (addr < ASPEED_SDHCI_REG_SIZE) {
  59. val = sdhci->regs[TO_REG(addr)];
  60. } else {
  61. qemu_log_mask(LOG_GUEST_ERROR,
  62. "%s: Out-of-bounds read at 0x%" HWADDR_PRIx "\n",
  63. __func__, addr);
  64. }
  65. }
  66. trace_aspeed_sdhci_read(addr, size, val);
  67. return val;
  68. }
  69. static void aspeed_sdhci_write(void *opaque, hwaddr addr, uint64_t val,
  70. unsigned int size)
  71. {
  72. AspeedSDHCIState *sdhci = opaque;
  73. trace_aspeed_sdhci_write(addr, size, val);
  74. switch (addr) {
  75. case ASPEED_SDHCI_INFO:
  76. /* The RESET bit automatically clears. */
  77. sdhci->regs[TO_REG(addr)] = (uint32_t)val & ~ASPEED_SDHCI_INFO_RESET;
  78. break;
  79. case ASPEED_SDHCI_SDIO_140:
  80. sdhci->slots[0].capareg = deposit64(sdhci->slots[0].capareg,
  81. 0, 32, val);
  82. break;
  83. case ASPEED_SDHCI_SDIO_144:
  84. sdhci->slots[0].capareg = deposit64(sdhci->slots[0].capareg,
  85. 32, 32, val);
  86. break;
  87. case ASPEED_SDHCI_SDIO_148:
  88. sdhci->slots[0].maxcurr = deposit64(sdhci->slots[0].maxcurr,
  89. 0, 32, val);
  90. break;
  91. case ASPEED_SDHCI_SDIO_240:
  92. sdhci->slots[1].capareg = deposit64(sdhci->slots[1].capareg,
  93. 0, 32, val);
  94. break;
  95. case ASPEED_SDHCI_SDIO_244:
  96. sdhci->slots[1].capareg = deposit64(sdhci->slots[1].capareg,
  97. 32, 32, val);
  98. break;
  99. case ASPEED_SDHCI_SDIO_248:
  100. sdhci->slots[1].maxcurr = deposit64(sdhci->slots[0].maxcurr,
  101. 0, 32, val);
  102. break;
  103. default:
  104. if (addr < ASPEED_SDHCI_REG_SIZE) {
  105. sdhci->regs[TO_REG(addr)] = (uint32_t)val;
  106. } else {
  107. qemu_log_mask(LOG_GUEST_ERROR,
  108. "%s: Out-of-bounds write at 0x%" HWADDR_PRIx "\n",
  109. __func__, addr);
  110. }
  111. }
  112. }
  113. static const MemoryRegionOps aspeed_sdhci_ops = {
  114. .read = aspeed_sdhci_read,
  115. .write = aspeed_sdhci_write,
  116. .endianness = DEVICE_NATIVE_ENDIAN,
  117. .valid.min_access_size = 4,
  118. .valid.max_access_size = 4,
  119. };
  120. static void aspeed_sdhci_set_irq(void *opaque, int n, int level)
  121. {
  122. AspeedSDHCIState *sdhci = opaque;
  123. if (level) {
  124. sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] |= BIT(n);
  125. qemu_irq_raise(sdhci->irq);
  126. } else {
  127. sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] &= ~BIT(n);
  128. qemu_irq_lower(sdhci->irq);
  129. }
  130. }
  131. static void aspeed_sdhci_realize(DeviceState *dev, Error **errp)
  132. {
  133. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  134. AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
  135. AspeedSDHCIClass *asc = ASPEED_SDHCI_GET_CLASS(sdhci);
  136. /* Create input irqs for the slots */
  137. qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq,
  138. sdhci, NULL, sdhci->num_slots);
  139. sysbus_init_irq(sbd, &sdhci->irq);
  140. memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops,
  141. sdhci, TYPE_ASPEED_SDHCI, 0x1000);
  142. sysbus_init_mmio(sbd, &sdhci->iomem);
  143. for (int i = 0; i < sdhci->num_slots; ++i) {
  144. Object *sdhci_slot = OBJECT(&sdhci->slots[i]);
  145. SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]);
  146. if (!object_property_set_int(sdhci_slot, "sd-spec-version", 2, errp)) {
  147. return;
  148. }
  149. if (!object_property_set_uint(sdhci_slot, "capareg",
  150. asc->capareg, errp)) {
  151. return;
  152. }
  153. if (!sysbus_realize(sbd_slot, errp)) {
  154. return;
  155. }
  156. sysbus_connect_irq(sbd_slot, 0, qdev_get_gpio_in(DEVICE(sbd), i));
  157. memory_region_add_subregion(&sdhci->iomem, (i + 1) * 0x100,
  158. &sdhci->slots[i].iomem);
  159. }
  160. }
  161. static void aspeed_sdhci_reset(DeviceState *dev)
  162. {
  163. AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
  164. memset(sdhci->regs, 0, ASPEED_SDHCI_REG_SIZE);
  165. sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] = ASPEED_SDHCI_INFO_SLOT0;
  166. if (sdhci->num_slots == 2) {
  167. sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] |= ASPEED_SDHCI_INFO_SLOT1;
  168. }
  169. sdhci->regs[TO_REG(ASPEED_SDHCI_DEBOUNCE)] = ASPEED_SDHCI_DEBOUNCE_RESET;
  170. }
  171. static const VMStateDescription vmstate_aspeed_sdhci = {
  172. .name = TYPE_ASPEED_SDHCI,
  173. .version_id = 1,
  174. .fields = (const VMStateField[]) {
  175. VMSTATE_UINT32_ARRAY(regs, AspeedSDHCIState, ASPEED_SDHCI_NUM_REGS),
  176. VMSTATE_END_OF_LIST(),
  177. },
  178. };
  179. static const Property aspeed_sdhci_properties[] = {
  180. DEFINE_PROP_UINT8("num-slots", AspeedSDHCIState, num_slots, 0),
  181. };
  182. static void aspeed_sdhci_class_init(ObjectClass *classp, void *data)
  183. {
  184. DeviceClass *dc = DEVICE_CLASS(classp);
  185. dc->realize = aspeed_sdhci_realize;
  186. device_class_set_legacy_reset(dc, aspeed_sdhci_reset);
  187. dc->vmsd = &vmstate_aspeed_sdhci;
  188. device_class_set_props(dc, aspeed_sdhci_properties);
  189. }
  190. static void aspeed_2400_sdhci_class_init(ObjectClass *klass, void *data)
  191. {
  192. DeviceClass *dc = DEVICE_CLASS(klass);
  193. AspeedSDHCIClass *asc = ASPEED_SDHCI_CLASS(klass);
  194. dc->desc = "ASPEED 2400 SDHCI Controller";
  195. asc->capareg = 0x0000000001e80080;
  196. }
  197. static void aspeed_2500_sdhci_class_init(ObjectClass *klass, void *data)
  198. {
  199. DeviceClass *dc = DEVICE_CLASS(klass);
  200. AspeedSDHCIClass *asc = ASPEED_SDHCI_CLASS(klass);
  201. dc->desc = "ASPEED 2500 SDHCI Controller";
  202. asc->capareg = 0x0000000001e80080;
  203. }
  204. static void aspeed_2600_sdhci_class_init(ObjectClass *klass, void *data)
  205. {
  206. DeviceClass *dc = DEVICE_CLASS(klass);
  207. AspeedSDHCIClass *asc = ASPEED_SDHCI_CLASS(klass);
  208. dc->desc = "ASPEED 2600 SDHCI Controller";
  209. asc->capareg = 0x0000000701f80080;
  210. }
  211. static void aspeed_2700_sdhci_class_init(ObjectClass *klass, void *data)
  212. {
  213. DeviceClass *dc = DEVICE_CLASS(klass);
  214. AspeedSDHCIClass *asc = ASPEED_SDHCI_CLASS(klass);
  215. dc->desc = "ASPEED 2700 SDHCI Controller";
  216. asc->capareg = 0x0000000719f80080;
  217. }
  218. static const TypeInfo aspeed_sdhci_types[] = {
  219. {
  220. .name = TYPE_ASPEED_SDHCI,
  221. .parent = TYPE_SYS_BUS_DEVICE,
  222. .instance_size = sizeof(AspeedSDHCIState),
  223. .class_init = aspeed_sdhci_class_init,
  224. .class_size = sizeof(AspeedSDHCIClass),
  225. .abstract = true,
  226. },
  227. {
  228. .name = TYPE_ASPEED_2400_SDHCI,
  229. .parent = TYPE_ASPEED_SDHCI,
  230. .class_init = aspeed_2400_sdhci_class_init,
  231. },
  232. {
  233. .name = TYPE_ASPEED_2500_SDHCI,
  234. .parent = TYPE_ASPEED_SDHCI,
  235. .class_init = aspeed_2500_sdhci_class_init,
  236. },
  237. {
  238. .name = TYPE_ASPEED_2600_SDHCI,
  239. .parent = TYPE_ASPEED_SDHCI,
  240. .class_init = aspeed_2600_sdhci_class_init,
  241. },
  242. {
  243. .name = TYPE_ASPEED_2700_SDHCI,
  244. .parent = TYPE_ASPEED_SDHCI,
  245. .class_init = aspeed_2700_sdhci_class_init,
  246. },
  247. };
  248. DEFINE_TYPES(aspeed_sdhci_types)