m48t59-internal.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. /*
  2. * QEMU M48T59 and M48T08 NVRAM emulation (common header)
  3. *
  4. * Copyright (c) 2003-2005, 2007 Jocelyn Mayer
  5. * Copyright (c) 2013 Hervé Poussineau
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #ifndef HW_M48T59_INTERNAL_H
  26. #define HW_M48T59_INTERNAL_H
  27. /*
  28. * The M48T02, M48T08 and M48T59 chips are very similar. The newer '59 has
  29. * alarm and a watchdog timer and related control registers. In the
  30. * PPC platform there is also a nvram lock function.
  31. */
  32. typedef struct M48txxInfo {
  33. const char *bus_name;
  34. uint32_t model; /* 2 = m48t02, 8 = m48t08, 59 = m48t59 */
  35. uint32_t size;
  36. } M48txxInfo;
  37. typedef struct M48t59State {
  38. /* Hardware parameters */
  39. qemu_irq IRQ;
  40. MemoryRegion iomem;
  41. uint32_t size;
  42. int32_t base_year;
  43. /* RTC management */
  44. time_t time_offset;
  45. time_t stop_time;
  46. /* Alarm & watchdog */
  47. struct tm alarm;
  48. QEMUTimer *alrm_timer;
  49. QEMUTimer *wd_timer;
  50. /* NVRAM storage */
  51. uint8_t *buffer;
  52. /* Model parameters */
  53. uint32_t model; /* 2 = m48t02, 8 = m48t08, 59 = m48t59 */
  54. /* NVRAM storage */
  55. uint16_t addr;
  56. uint8_t lock;
  57. } M48t59State;
  58. uint32_t m48t59_read(M48t59State *NVRAM, uint32_t addr);
  59. void m48t59_write(M48t59State *NVRAM, uint32_t addr, uint32_t val);
  60. void m48t59_reset_common(M48t59State *NVRAM);
  61. void m48t59_realize_common(M48t59State *s, Error **errp);
  62. static inline void m48t59_toggle_lock(M48t59State *NVRAM, int lock)
  63. {
  64. NVRAM->lock ^= 1 << lock;
  65. }
  66. extern const MemoryRegionOps m48t59_io_ops;
  67. #endif /* HW_M48T59_INTERNAL_H */