meson.build 969 B

1234567891011121314151617
  1. riscv_ss = ss.source_set()
  2. riscv_ss.add(files('boot.c'))
  3. riscv_ss.add(when: 'CONFIG_RISCV_NUMA', if_true: files('numa.c'))
  4. riscv_ss.add(files('riscv_hart.c'))
  5. riscv_ss.add(when: 'CONFIG_OPENTITAN', if_true: files('opentitan.c'))
  6. riscv_ss.add(when: 'CONFIG_RISCV_VIRT', if_true: files('virt.c'))
  7. riscv_ss.add(when: 'CONFIG_SHAKTI_C', if_true: files('shakti_c.c'))
  8. riscv_ss.add(when: 'CONFIG_SIFIVE_E', if_true: files('sifive_e.c'))
  9. riscv_ss.add(when: 'CONFIG_SIFIVE_U', if_true: files('sifive_u.c'))
  10. riscv_ss.add(when: 'CONFIG_SPIKE', if_true: files('spike.c'))
  11. riscv_ss.add(when: 'CONFIG_MICROCHIP_PFSOC', if_true: files('microchip_pfsoc.c'))
  12. riscv_ss.add(when: 'CONFIG_ACPI', if_true: files('virt-acpi-build.c'))
  13. riscv_ss.add(when: 'CONFIG_RISCV_IOMMU', if_true: files(
  14. 'riscv-iommu.c', 'riscv-iommu-pci.c', 'riscv-iommu-sys.c', 'riscv-iommu-hpm.c'))
  15. riscv_ss.add(when: 'CONFIG_MICROBLAZE_V', if_true: files('microblaze-v-generic.c'))
  16. hw_arch += {'riscv': riscv_ss}