spapr_iommu.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719
  1. /*
  2. * QEMU sPAPR IOMMU (TCE) code
  3. *
  4. * Copyright (c) 2010 David Gibson, IBM Corporation <dwg@au1.ibm.com>
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2.1 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "qemu/error-report.h"
  21. #include "qemu/log.h"
  22. #include "qemu/module.h"
  23. #include "system/kvm.h"
  24. #include "kvm_ppc.h"
  25. #include "migration/vmstate.h"
  26. #include "system/dma.h"
  27. #include "trace.h"
  28. #include "hw/ppc/spapr.h"
  29. #include "hw/ppc/spapr_vio.h"
  30. #include <libfdt.h>
  31. enum SpaprTceAccess {
  32. SPAPR_TCE_FAULT = 0,
  33. SPAPR_TCE_RO = 1,
  34. SPAPR_TCE_WO = 2,
  35. SPAPR_TCE_RW = 3,
  36. };
  37. #define IOMMU_PAGE_SIZE(shift) (1ULL << (shift))
  38. #define IOMMU_PAGE_MASK(shift) (~(IOMMU_PAGE_SIZE(shift) - 1))
  39. static QLIST_HEAD(, SpaprTceTable) spapr_tce_tables;
  40. SpaprTceTable *spapr_tce_find_by_liobn(target_ulong liobn)
  41. {
  42. SpaprTceTable *tcet;
  43. if (liobn & 0xFFFFFFFF00000000ULL) {
  44. hcall_dprintf("Request for out-of-bounds LIOBN 0x" TARGET_FMT_lx "\n",
  45. liobn);
  46. return NULL;
  47. }
  48. QLIST_FOREACH(tcet, &spapr_tce_tables, list) {
  49. if (tcet->liobn == (uint32_t)liobn) {
  50. return tcet;
  51. }
  52. }
  53. return NULL;
  54. }
  55. static IOMMUAccessFlags spapr_tce_iommu_access_flags(uint64_t tce)
  56. {
  57. switch (tce & SPAPR_TCE_RW) {
  58. case SPAPR_TCE_FAULT:
  59. return IOMMU_NONE;
  60. case SPAPR_TCE_RO:
  61. return IOMMU_RO;
  62. case SPAPR_TCE_WO:
  63. return IOMMU_WO;
  64. default: /* SPAPR_TCE_RW */
  65. return IOMMU_RW;
  66. }
  67. }
  68. static uint64_t *spapr_tce_alloc_table(uint32_t liobn,
  69. uint32_t page_shift,
  70. uint64_t bus_offset,
  71. uint32_t nb_table,
  72. int *fd,
  73. bool need_vfio)
  74. {
  75. uint64_t *table = NULL;
  76. if (kvm_enabled()) {
  77. table = kvmppc_create_spapr_tce(liobn, page_shift, bus_offset, nb_table,
  78. fd, need_vfio);
  79. }
  80. if (!table) {
  81. *fd = -1;
  82. table = g_new0(uint64_t, nb_table);
  83. }
  84. trace_spapr_iommu_new_table(liobn, table, *fd);
  85. return table;
  86. }
  87. static void spapr_tce_free_table(uint64_t *table, int fd, uint32_t nb_table)
  88. {
  89. if (!kvm_enabled() ||
  90. (kvmppc_remove_spapr_tce(table, fd, nb_table) != 0)) {
  91. g_free(table);
  92. }
  93. }
  94. /* Called from RCU critical section */
  95. static IOMMUTLBEntry spapr_tce_translate_iommu(IOMMUMemoryRegion *iommu,
  96. hwaddr addr,
  97. IOMMUAccessFlags flag,
  98. int iommu_idx)
  99. {
  100. SpaprTceTable *tcet = container_of(iommu, SpaprTceTable, iommu);
  101. uint64_t tce;
  102. IOMMUTLBEntry ret = {
  103. .target_as = &address_space_memory,
  104. .iova = 0,
  105. .translated_addr = 0,
  106. .addr_mask = ~(hwaddr)0,
  107. .perm = IOMMU_NONE,
  108. };
  109. if ((addr >> tcet->page_shift) < tcet->nb_table) {
  110. /* Check if we are in bound */
  111. hwaddr page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
  112. tce = tcet->table[addr >> tcet->page_shift];
  113. ret.iova = addr & page_mask;
  114. ret.translated_addr = tce & page_mask;
  115. ret.addr_mask = ~page_mask;
  116. ret.perm = spapr_tce_iommu_access_flags(tce);
  117. }
  118. trace_spapr_iommu_xlate(tcet->liobn, addr, ret.translated_addr, ret.perm,
  119. ret.addr_mask);
  120. return ret;
  121. }
  122. static void spapr_tce_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n)
  123. {
  124. MemoryRegion *mr = MEMORY_REGION(iommu_mr);
  125. IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
  126. hwaddr addr, granularity;
  127. IOMMUTLBEntry iotlb;
  128. SpaprTceTable *tcet = container_of(iommu_mr, SpaprTceTable, iommu);
  129. if (tcet->skipping_replay) {
  130. return;
  131. }
  132. granularity = memory_region_iommu_get_min_page_size(iommu_mr);
  133. for (addr = 0; addr < memory_region_size(mr); addr += granularity) {
  134. iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, n->iommu_idx);
  135. if (iotlb.perm != IOMMU_NONE) {
  136. n->notify(n, &iotlb);
  137. }
  138. /*
  139. * if (2^64 - MR size) < granularity, it's possible to get an
  140. * infinite loop here. This should catch such a wraparound.
  141. */
  142. if ((addr + granularity) < addr) {
  143. break;
  144. }
  145. }
  146. }
  147. static int spapr_tce_table_pre_save(void *opaque)
  148. {
  149. SpaprTceTable *tcet = SPAPR_TCE_TABLE(opaque);
  150. tcet->mig_table = tcet->table;
  151. tcet->mig_nb_table = tcet->nb_table;
  152. trace_spapr_iommu_pre_save(tcet->liobn, tcet->mig_nb_table,
  153. tcet->bus_offset, tcet->page_shift);
  154. return 0;
  155. }
  156. static uint64_t spapr_tce_get_min_page_size(IOMMUMemoryRegion *iommu)
  157. {
  158. SpaprTceTable *tcet = container_of(iommu, SpaprTceTable, iommu);
  159. return 1ULL << tcet->page_shift;
  160. }
  161. static int spapr_tce_get_attr(IOMMUMemoryRegion *iommu,
  162. enum IOMMUMemoryRegionAttr attr, void *data)
  163. {
  164. SpaprTceTable *tcet = container_of(iommu, SpaprTceTable, iommu);
  165. if (attr == IOMMU_ATTR_SPAPR_TCE_FD && kvmppc_has_cap_spapr_vfio()) {
  166. *(int *) data = tcet->fd;
  167. return 0;
  168. }
  169. return -EINVAL;
  170. }
  171. static int spapr_tce_notify_flag_changed(IOMMUMemoryRegion *iommu,
  172. IOMMUNotifierFlag old,
  173. IOMMUNotifierFlag new,
  174. Error **errp)
  175. {
  176. struct SpaprTceTable *tbl = container_of(iommu, SpaprTceTable, iommu);
  177. if (new & IOMMU_NOTIFIER_DEVIOTLB_UNMAP) {
  178. error_setg(errp, "spart_tce does not support dev-iotlb yet");
  179. return -EINVAL;
  180. }
  181. if (old == IOMMU_NOTIFIER_NONE && new != IOMMU_NOTIFIER_NONE) {
  182. spapr_tce_set_need_vfio(tbl, true);
  183. } else if (old != IOMMU_NOTIFIER_NONE && new == IOMMU_NOTIFIER_NONE) {
  184. spapr_tce_set_need_vfio(tbl, false);
  185. }
  186. return 0;
  187. }
  188. static int spapr_tce_table_post_load(void *opaque, int version_id)
  189. {
  190. SpaprTceTable *tcet = SPAPR_TCE_TABLE(opaque);
  191. uint32_t old_nb_table = tcet->nb_table;
  192. uint64_t old_bus_offset = tcet->bus_offset;
  193. uint32_t old_page_shift = tcet->page_shift;
  194. if (tcet->vdev) {
  195. spapr_vio_set_bypass(tcet->vdev, tcet->bypass);
  196. }
  197. if (tcet->mig_nb_table != tcet->nb_table) {
  198. spapr_tce_table_disable(tcet);
  199. }
  200. if (tcet->mig_nb_table) {
  201. if (!tcet->nb_table) {
  202. spapr_tce_table_enable(tcet, old_page_shift, old_bus_offset,
  203. tcet->mig_nb_table);
  204. }
  205. memcpy(tcet->table, tcet->mig_table,
  206. tcet->nb_table * sizeof(tcet->table[0]));
  207. g_free(tcet->mig_table);
  208. tcet->mig_table = NULL;
  209. }
  210. trace_spapr_iommu_post_load(tcet->liobn, old_nb_table, tcet->nb_table,
  211. tcet->bus_offset, tcet->page_shift);
  212. return 0;
  213. }
  214. static bool spapr_tce_table_ex_needed(void *opaque)
  215. {
  216. SpaprTceTable *tcet = opaque;
  217. return tcet->bus_offset || tcet->page_shift != 0xC;
  218. }
  219. static const VMStateDescription vmstate_spapr_tce_table_ex = {
  220. .name = "spapr_iommu_ex",
  221. .version_id = 1,
  222. .minimum_version_id = 1,
  223. .needed = spapr_tce_table_ex_needed,
  224. .fields = (const VMStateField[]) {
  225. VMSTATE_UINT64(bus_offset, SpaprTceTable),
  226. VMSTATE_UINT32(page_shift, SpaprTceTable),
  227. VMSTATE_END_OF_LIST()
  228. },
  229. };
  230. static const VMStateDescription vmstate_spapr_tce_table = {
  231. .name = "spapr_iommu",
  232. .version_id = 3,
  233. .minimum_version_id = 2,
  234. .pre_save = spapr_tce_table_pre_save,
  235. .post_load = spapr_tce_table_post_load,
  236. .fields = (const VMStateField []) {
  237. /* Sanity check */
  238. VMSTATE_UINT32_EQUAL(liobn, SpaprTceTable, NULL),
  239. /* IOMMU state */
  240. VMSTATE_UINT32(mig_nb_table, SpaprTceTable),
  241. VMSTATE_BOOL(bypass, SpaprTceTable),
  242. VMSTATE_VARRAY_UINT32_ALLOC(mig_table, SpaprTceTable, mig_nb_table, 0,
  243. vmstate_info_uint64, uint64_t),
  244. VMSTATE_BOOL_V(def_win, SpaprTceTable, 3),
  245. VMSTATE_END_OF_LIST()
  246. },
  247. .subsections = (const VMStateDescription * const []) {
  248. &vmstate_spapr_tce_table_ex,
  249. NULL
  250. }
  251. };
  252. static void spapr_tce_table_realize(DeviceState *dev, Error **errp)
  253. {
  254. SpaprTceTable *tcet = SPAPR_TCE_TABLE(dev);
  255. Object *tcetobj = OBJECT(tcet);
  256. gchar *tmp;
  257. tcet->fd = -1;
  258. tcet->need_vfio = false;
  259. tmp = g_strdup_printf("tce-root-%x", tcet->liobn);
  260. memory_region_init(&tcet->root, tcetobj, tmp, UINT64_MAX);
  261. g_free(tmp);
  262. tmp = g_strdup_printf("tce-iommu-%x", tcet->liobn);
  263. memory_region_init_iommu(&tcet->iommu, sizeof(tcet->iommu),
  264. TYPE_SPAPR_IOMMU_MEMORY_REGION,
  265. tcetobj, tmp, 0);
  266. g_free(tmp);
  267. QLIST_INSERT_HEAD(&spapr_tce_tables, tcet, list);
  268. vmstate_register(VMSTATE_IF(tcet), tcet->liobn, &vmstate_spapr_tce_table,
  269. tcet);
  270. }
  271. void spapr_tce_set_need_vfio(SpaprTceTable *tcet, bool need_vfio)
  272. {
  273. size_t table_size = tcet->nb_table * sizeof(uint64_t);
  274. uint64_t *oldtable;
  275. int newfd = -1;
  276. g_assert(need_vfio != tcet->need_vfio);
  277. tcet->need_vfio = need_vfio;
  278. if (!need_vfio || (tcet->fd != -1 && kvmppc_has_cap_spapr_vfio())) {
  279. return;
  280. }
  281. oldtable = tcet->table;
  282. tcet->table = spapr_tce_alloc_table(tcet->liobn,
  283. tcet->page_shift,
  284. tcet->bus_offset,
  285. tcet->nb_table,
  286. &newfd,
  287. need_vfio);
  288. memcpy(tcet->table, oldtable, table_size);
  289. spapr_tce_free_table(oldtable, tcet->fd, tcet->nb_table);
  290. tcet->fd = newfd;
  291. }
  292. SpaprTceTable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn)
  293. {
  294. SpaprTceTable *tcet;
  295. gchar *tmp;
  296. if (spapr_tce_find_by_liobn(liobn)) {
  297. error_report("Attempted to create TCE table with duplicate"
  298. " LIOBN 0x%x", liobn);
  299. return NULL;
  300. }
  301. tcet = SPAPR_TCE_TABLE(object_new(TYPE_SPAPR_TCE_TABLE));
  302. tcet->liobn = liobn;
  303. tmp = g_strdup_printf("tce-table-%x", liobn);
  304. object_property_add_child(OBJECT(owner), tmp, OBJECT(tcet));
  305. g_free(tmp);
  306. object_unref(OBJECT(tcet));
  307. qdev_realize(DEVICE(tcet), NULL, NULL);
  308. return tcet;
  309. }
  310. void spapr_tce_table_enable(SpaprTceTable *tcet,
  311. uint32_t page_shift, uint64_t bus_offset,
  312. uint32_t nb_table)
  313. {
  314. if (tcet->nb_table) {
  315. warn_report("trying to enable already enabled TCE table");
  316. return;
  317. }
  318. tcet->bus_offset = bus_offset;
  319. tcet->page_shift = page_shift;
  320. tcet->nb_table = nb_table;
  321. tcet->table = spapr_tce_alloc_table(tcet->liobn,
  322. tcet->page_shift,
  323. tcet->bus_offset,
  324. tcet->nb_table,
  325. &tcet->fd,
  326. tcet->need_vfio);
  327. memory_region_set_size(MEMORY_REGION(&tcet->iommu),
  328. (uint64_t)tcet->nb_table << tcet->page_shift);
  329. memory_region_add_subregion(&tcet->root, tcet->bus_offset,
  330. MEMORY_REGION(&tcet->iommu));
  331. }
  332. void spapr_tce_table_disable(SpaprTceTable *tcet)
  333. {
  334. if (!tcet->nb_table) {
  335. return;
  336. }
  337. memory_region_del_subregion(&tcet->root, MEMORY_REGION(&tcet->iommu));
  338. memory_region_set_size(MEMORY_REGION(&tcet->iommu), 0);
  339. spapr_tce_free_table(tcet->table, tcet->fd, tcet->nb_table);
  340. tcet->fd = -1;
  341. tcet->table = NULL;
  342. tcet->bus_offset = 0;
  343. tcet->page_shift = 0;
  344. tcet->nb_table = 0;
  345. }
  346. static void spapr_tce_table_unrealize(DeviceState *dev)
  347. {
  348. SpaprTceTable *tcet = SPAPR_TCE_TABLE(dev);
  349. vmstate_unregister(VMSTATE_IF(tcet), &vmstate_spapr_tce_table, tcet);
  350. QLIST_REMOVE(tcet, list);
  351. spapr_tce_table_disable(tcet);
  352. }
  353. MemoryRegion *spapr_tce_get_iommu(SpaprTceTable *tcet)
  354. {
  355. return &tcet->root;
  356. }
  357. static void spapr_tce_reset(DeviceState *dev)
  358. {
  359. SpaprTceTable *tcet = SPAPR_TCE_TABLE(dev);
  360. size_t table_size = tcet->nb_table * sizeof(uint64_t);
  361. if (tcet->nb_table) {
  362. memset(tcet->table, 0, table_size);
  363. }
  364. }
  365. static target_ulong put_tce_emu(SpaprTceTable *tcet, target_ulong ioba,
  366. target_ulong tce)
  367. {
  368. IOMMUTLBEvent event;
  369. hwaddr page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
  370. unsigned long index = (ioba - tcet->bus_offset) >> tcet->page_shift;
  371. if (index >= tcet->nb_table) {
  372. hcall_dprintf("spapr_vio_put_tce on out-of-bounds IOBA 0x"
  373. TARGET_FMT_lx "\n", ioba);
  374. return H_PARAMETER;
  375. }
  376. tcet->table[index] = tce;
  377. event.entry.target_as = &address_space_memory,
  378. event.entry.iova = (ioba - tcet->bus_offset) & page_mask;
  379. event.entry.translated_addr = tce & page_mask;
  380. event.entry.addr_mask = ~page_mask;
  381. event.entry.perm = spapr_tce_iommu_access_flags(tce);
  382. event.type = event.entry.perm ? IOMMU_NOTIFIER_MAP : IOMMU_NOTIFIER_UNMAP;
  383. memory_region_notify_iommu(&tcet->iommu, 0, event);
  384. return H_SUCCESS;
  385. }
  386. static target_ulong h_put_tce_indirect(PowerPCCPU *cpu,
  387. SpaprMachineState *spapr,
  388. target_ulong opcode, target_ulong *args)
  389. {
  390. int i;
  391. target_ulong liobn = args[0];
  392. target_ulong ioba = args[1];
  393. target_ulong ioba1 = ioba;
  394. target_ulong tce_list = args[2];
  395. target_ulong npages = args[3];
  396. target_ulong ret = H_PARAMETER, tce = 0;
  397. SpaprTceTable *tcet = spapr_tce_find_by_liobn(liobn);
  398. CPUState *cs = CPU(cpu);
  399. hwaddr page_mask, page_size;
  400. if (!tcet) {
  401. return H_PARAMETER;
  402. }
  403. if ((npages > 512) || (tce_list & SPAPR_TCE_PAGE_MASK)) {
  404. return H_PARAMETER;
  405. }
  406. page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
  407. page_size = IOMMU_PAGE_SIZE(tcet->page_shift);
  408. ioba &= page_mask;
  409. for (i = 0; i < npages; ++i, ioba += page_size) {
  410. tce = ldq_be_phys(cs->as, tce_list + i * sizeof(target_ulong));
  411. ret = put_tce_emu(tcet, ioba, tce);
  412. if (ret) {
  413. break;
  414. }
  415. }
  416. /* Trace last successful or the first problematic entry */
  417. i = i ? (i - 1) : 0;
  418. if (SPAPR_IS_PCI_LIOBN(liobn)) {
  419. trace_spapr_iommu_pci_indirect(liobn, ioba1, tce_list, i, tce, ret);
  420. } else {
  421. trace_spapr_iommu_indirect(liobn, ioba1, tce_list, i, tce, ret);
  422. }
  423. return ret;
  424. }
  425. static target_ulong h_stuff_tce(PowerPCCPU *cpu, SpaprMachineState *spapr,
  426. target_ulong opcode, target_ulong *args)
  427. {
  428. int i;
  429. target_ulong liobn = args[0];
  430. target_ulong ioba = args[1];
  431. target_ulong tce_value = args[2];
  432. target_ulong npages = args[3];
  433. target_ulong ret = H_PARAMETER;
  434. SpaprTceTable *tcet = spapr_tce_find_by_liobn(liobn);
  435. hwaddr page_mask, page_size;
  436. if (!tcet) {
  437. return H_PARAMETER;
  438. }
  439. if (npages > tcet->nb_table) {
  440. return H_PARAMETER;
  441. }
  442. page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
  443. page_size = IOMMU_PAGE_SIZE(tcet->page_shift);
  444. ioba &= page_mask;
  445. for (i = 0; i < npages; ++i, ioba += page_size) {
  446. ret = put_tce_emu(tcet, ioba, tce_value);
  447. if (ret) {
  448. break;
  449. }
  450. }
  451. if (SPAPR_IS_PCI_LIOBN(liobn)) {
  452. trace_spapr_iommu_pci_stuff(liobn, ioba, tce_value, npages, ret);
  453. } else {
  454. trace_spapr_iommu_stuff(liobn, ioba, tce_value, npages, ret);
  455. }
  456. return ret;
  457. }
  458. static target_ulong h_put_tce(PowerPCCPU *cpu, SpaprMachineState *spapr,
  459. target_ulong opcode, target_ulong *args)
  460. {
  461. target_ulong liobn = args[0];
  462. target_ulong ioba = args[1];
  463. target_ulong tce = args[2];
  464. target_ulong ret = H_PARAMETER;
  465. SpaprTceTable *tcet = spapr_tce_find_by_liobn(liobn);
  466. if (tcet) {
  467. hwaddr page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
  468. ioba &= page_mask;
  469. ret = put_tce_emu(tcet, ioba, tce);
  470. }
  471. if (SPAPR_IS_PCI_LIOBN(liobn)) {
  472. trace_spapr_iommu_pci_put(liobn, ioba, tce, ret);
  473. } else {
  474. trace_spapr_iommu_put(liobn, ioba, tce, ret);
  475. }
  476. return ret;
  477. }
  478. static target_ulong get_tce_emu(SpaprTceTable *tcet, target_ulong ioba,
  479. target_ulong *tce)
  480. {
  481. unsigned long index = (ioba - tcet->bus_offset) >> tcet->page_shift;
  482. if (index >= tcet->nb_table) {
  483. hcall_dprintf("spapr_iommu_get_tce on out-of-bounds IOBA 0x"
  484. TARGET_FMT_lx "\n", ioba);
  485. return H_PARAMETER;
  486. }
  487. *tce = tcet->table[index];
  488. return H_SUCCESS;
  489. }
  490. static target_ulong h_get_tce(PowerPCCPU *cpu, SpaprMachineState *spapr,
  491. target_ulong opcode, target_ulong *args)
  492. {
  493. target_ulong liobn = args[0];
  494. target_ulong ioba = args[1];
  495. target_ulong tce = 0;
  496. target_ulong ret = H_PARAMETER;
  497. SpaprTceTable *tcet = spapr_tce_find_by_liobn(liobn);
  498. if (tcet) {
  499. hwaddr page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
  500. ioba &= page_mask;
  501. ret = get_tce_emu(tcet, ioba, &tce);
  502. if (!ret) {
  503. args[0] = tce;
  504. }
  505. }
  506. if (SPAPR_IS_PCI_LIOBN(liobn)) {
  507. trace_spapr_iommu_pci_get(liobn, ioba, ret, tce);
  508. } else {
  509. trace_spapr_iommu_get(liobn, ioba, ret, tce);
  510. }
  511. return ret;
  512. }
  513. int spapr_dma_dt(void *fdt, int node_off, const char *propname,
  514. uint32_t liobn, uint64_t window, uint32_t size)
  515. {
  516. uint32_t dma_prop[5];
  517. int ret;
  518. dma_prop[0] = cpu_to_be32(liobn);
  519. dma_prop[1] = cpu_to_be32(window >> 32);
  520. dma_prop[2] = cpu_to_be32(window & 0xFFFFFFFF);
  521. dma_prop[3] = 0; /* window size is 32 bits */
  522. dma_prop[4] = cpu_to_be32(size);
  523. ret = fdt_setprop_cell(fdt, node_off, "ibm,#dma-address-cells", 2);
  524. if (ret < 0) {
  525. return ret;
  526. }
  527. ret = fdt_setprop_cell(fdt, node_off, "ibm,#dma-size-cells", 2);
  528. if (ret < 0) {
  529. return ret;
  530. }
  531. ret = fdt_setprop(fdt, node_off, propname, dma_prop, sizeof(dma_prop));
  532. if (ret < 0) {
  533. return ret;
  534. }
  535. return 0;
  536. }
  537. int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
  538. SpaprTceTable *tcet)
  539. {
  540. if (!tcet) {
  541. return 0;
  542. }
  543. return spapr_dma_dt(fdt, node_off, propname,
  544. tcet->liobn, 0, tcet->nb_table << tcet->page_shift);
  545. }
  546. static void spapr_tce_table_class_init(ObjectClass *klass, void *data)
  547. {
  548. DeviceClass *dc = DEVICE_CLASS(klass);
  549. dc->realize = spapr_tce_table_realize;
  550. device_class_set_legacy_reset(dc, spapr_tce_reset);
  551. dc->unrealize = spapr_tce_table_unrealize;
  552. /* Reason: This is just an internal device for handling the hypercalls */
  553. dc->user_creatable = false;
  554. QLIST_INIT(&spapr_tce_tables);
  555. /* hcall-tce */
  556. spapr_register_hypercall(H_PUT_TCE, h_put_tce);
  557. spapr_register_hypercall(H_GET_TCE, h_get_tce);
  558. spapr_register_hypercall(H_PUT_TCE_INDIRECT, h_put_tce_indirect);
  559. spapr_register_hypercall(H_STUFF_TCE, h_stuff_tce);
  560. }
  561. static const TypeInfo spapr_tce_table_info = {
  562. .name = TYPE_SPAPR_TCE_TABLE,
  563. .parent = TYPE_DEVICE,
  564. .instance_size = sizeof(SpaprTceTable),
  565. .class_init = spapr_tce_table_class_init,
  566. };
  567. static void spapr_iommu_memory_region_class_init(ObjectClass *klass, void *data)
  568. {
  569. IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
  570. imrc->translate = spapr_tce_translate_iommu;
  571. imrc->replay = spapr_tce_replay;
  572. imrc->get_min_page_size = spapr_tce_get_min_page_size;
  573. imrc->notify_flag_changed = spapr_tce_notify_flag_changed;
  574. imrc->get_attr = spapr_tce_get_attr;
  575. }
  576. static const TypeInfo spapr_iommu_memory_region_info = {
  577. .parent = TYPE_IOMMU_MEMORY_REGION,
  578. .name = TYPE_SPAPR_IOMMU_MEMORY_REGION,
  579. .class_init = spapr_iommu_memory_region_class_init,
  580. };
  581. static void register_types(void)
  582. {
  583. type_register_static(&spapr_tce_table_info);
  584. type_register_static(&spapr_iommu_memory_region_info);
  585. }
  586. type_init(register_types);