2
0

mpc8544_guts.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * QEMU PowerPC MPC8544 global util pseudo-device
  3. *
  4. * Copyright (C) 2011 Freescale Semiconductor, Inc. All rights reserved.
  5. *
  6. * Author: Alexander Graf, <alex@csgraf.de>
  7. *
  8. * This is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * *****************************************************************
  14. *
  15. * The documentation for this device is noted in the MPC8544 documentation,
  16. * file name "MPC8544ERM.pdf". You can easily find it on the web.
  17. *
  18. */
  19. #include "qemu/osdep.h"
  20. #include "qemu/log.h"
  21. #include "system/runstate.h"
  22. #include "cpu.h"
  23. #include "hw/sysbus.h"
  24. #include "qom/object.h"
  25. #define MPC8544_GUTS_MMIO_SIZE 0x1000
  26. #define MPC8544_GUTS_RSTCR_RESET 0x02
  27. #define MPC8544_GUTS_ADDR_PORPLLSR 0x00
  28. REG32(GUTS_PORPLLSR, 0x00)
  29. FIELD(GUTS_PORPLLSR, E500_1_RATIO, 24, 6)
  30. FIELD(GUTS_PORPLLSR, E500_0_RATIO, 16, 6)
  31. FIELD(GUTS_PORPLLSR, DDR_RATIO, 9, 5)
  32. FIELD(GUTS_PORPLLSR, PLAT_RATIO, 1, 5)
  33. #define MPC8544_GUTS_ADDR_PORBMSR 0x04
  34. #define MPC8544_GUTS_ADDR_PORIMPSCR 0x08
  35. #define MPC8544_GUTS_ADDR_PORDEVSR 0x0C
  36. #define MPC8544_GUTS_ADDR_PORDBGMSR 0x10
  37. #define MPC8544_GUTS_ADDR_PORDEVSR2 0x14
  38. #define MPC8544_GUTS_ADDR_GPPORCR 0x20
  39. #define MPC8544_GUTS_ADDR_GPIOCR 0x30
  40. #define MPC8544_GUTS_ADDR_GPOUTDR 0x40
  41. #define MPC8544_GUTS_ADDR_GPINDR 0x50
  42. #define MPC8544_GUTS_ADDR_PMUXCR 0x60
  43. #define MPC8544_GUTS_ADDR_DEVDISR 0x70
  44. #define MPC8544_GUTS_ADDR_POWMGTCSR 0x80
  45. #define MPC8544_GUTS_ADDR_MCPSUMR 0x90
  46. #define MPC8544_GUTS_ADDR_RSTRSCR 0x94
  47. #define MPC8544_GUTS_ADDR_PVR 0xA0
  48. #define MPC8544_GUTS_ADDR_SVR 0xA4
  49. #define MPC8544_GUTS_ADDR_RSTCR 0xB0
  50. #define MPC8544_GUTS_ADDR_IOVSELSR 0xC0
  51. #define MPC8544_GUTS_ADDR_DDRCSR 0xB20
  52. #define MPC8544_GUTS_ADDR_DDRCDR 0xB24
  53. #define MPC8544_GUTS_ADDR_DDRCLKDR 0xB28
  54. #define MPC8544_GUTS_ADDR_CLKOCR 0xE00
  55. #define MPC8544_GUTS_ADDR_SRDS1CR1 0xF04
  56. #define MPC8544_GUTS_ADDR_SRDS2CR1 0xF10
  57. #define MPC8544_GUTS_ADDR_SRDS2CR3 0xF18
  58. #define TYPE_MPC8544_GUTS "mpc8544-guts"
  59. OBJECT_DECLARE_SIMPLE_TYPE(GutsState, MPC8544_GUTS)
  60. struct GutsState {
  61. /*< private >*/
  62. SysBusDevice parent_obj;
  63. /*< public >*/
  64. MemoryRegion iomem;
  65. };
  66. static uint64_t mpc8544_guts_read(void *opaque, hwaddr addr,
  67. unsigned size)
  68. {
  69. uint32_t value = 0;
  70. CPUPPCState *env = cpu_env(current_cpu);
  71. addr &= MPC8544_GUTS_MMIO_SIZE - 1;
  72. switch (addr) {
  73. case MPC8544_GUTS_ADDR_PORPLLSR:
  74. value = FIELD_DP32(value, GUTS_PORPLLSR, E500_1_RATIO, 6); /* 3:1 */
  75. value = FIELD_DP32(value, GUTS_PORPLLSR, E500_0_RATIO, 6); /* 3:1 */
  76. value = FIELD_DP32(value, GUTS_PORPLLSR, DDR_RATIO, 12); /* 12:1 */
  77. value = FIELD_DP32(value, GUTS_PORPLLSR, PLAT_RATIO, 6); /* 6:1 */
  78. break;
  79. case MPC8544_GUTS_ADDR_PVR:
  80. value = env->spr[SPR_PVR];
  81. break;
  82. case MPC8544_GUTS_ADDR_SVR:
  83. value = env->spr[SPR_E500_SVR];
  84. break;
  85. default:
  86. qemu_log_mask(LOG_GUEST_ERROR,
  87. "%s: Unknown register 0x%" HWADDR_PRIx "\n",
  88. __func__, addr);
  89. break;
  90. }
  91. return value;
  92. }
  93. static void mpc8544_guts_write(void *opaque, hwaddr addr,
  94. uint64_t value, unsigned size)
  95. {
  96. addr &= MPC8544_GUTS_MMIO_SIZE - 1;
  97. switch (addr) {
  98. case MPC8544_GUTS_ADDR_RSTCR:
  99. if (value & MPC8544_GUTS_RSTCR_RESET) {
  100. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  101. }
  102. break;
  103. default:
  104. qemu_log_mask(LOG_GUEST_ERROR, "%s: Unknown register 0x%" HWADDR_PRIx
  105. " = 0x%" PRIx64 "\n", __func__, addr, value);
  106. break;
  107. }
  108. }
  109. static const MemoryRegionOps mpc8544_guts_ops = {
  110. .read = mpc8544_guts_read,
  111. .write = mpc8544_guts_write,
  112. .endianness = DEVICE_BIG_ENDIAN,
  113. .valid = {
  114. .min_access_size = 4,
  115. .max_access_size = 4,
  116. },
  117. };
  118. static void mpc8544_guts_initfn(Object *obj)
  119. {
  120. SysBusDevice *d = SYS_BUS_DEVICE(obj);
  121. GutsState *s = MPC8544_GUTS(obj);
  122. memory_region_init_io(&s->iomem, OBJECT(s), &mpc8544_guts_ops, s,
  123. "mpc8544.guts", MPC8544_GUTS_MMIO_SIZE);
  124. sysbus_init_mmio(d, &s->iomem);
  125. }
  126. static const TypeInfo mpc8544_guts_types[] = {
  127. {
  128. .name = TYPE_MPC8544_GUTS,
  129. .parent = TYPE_SYS_BUS_DEVICE,
  130. .instance_size = sizeof(GutsState),
  131. .instance_init = mpc8544_guts_initfn,
  132. },
  133. };
  134. DEFINE_TYPES(mpc8544_guts_types)