e500.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309
  1. /*
  2. * QEMU PowerPC e500-based platforms
  3. *
  4. * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
  5. *
  6. * Author: Yu Liu, <yu.liu@freescale.com>
  7. *
  8. * This file is derived from hw/ppc440_bamboo.c,
  9. * the copyright for that material belongs to the original owners.
  10. *
  11. * This is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include "qemu/osdep.h"
  17. #include "qemu/datadir.h"
  18. #include "qemu/units.h"
  19. #include "qemu/guest-random.h"
  20. #include "qapi/error.h"
  21. #include "e500.h"
  22. #include "e500-ccsr.h"
  23. #include "net/net.h"
  24. #include "qemu/config-file.h"
  25. #include "hw/block/flash.h"
  26. #include "hw/char/serial-mm.h"
  27. #include "hw/pci/pci.h"
  28. #include "system/block-backend-io.h"
  29. #include "system/system.h"
  30. #include "system/kvm.h"
  31. #include "system/reset.h"
  32. #include "system/runstate.h"
  33. #include "kvm_ppc.h"
  34. #include "system/device_tree.h"
  35. #include "hw/ppc/openpic.h"
  36. #include "hw/ppc/openpic_kvm.h"
  37. #include "hw/ppc/ppc.h"
  38. #include "hw/qdev-properties.h"
  39. #include "hw/loader.h"
  40. #include "elf.h"
  41. #include "hw/sysbus.h"
  42. #include "qemu/host-utils.h"
  43. #include "qemu/option.h"
  44. #include "hw/pci-host/ppce500.h"
  45. #include "qemu/error-report.h"
  46. #include "hw/platform-bus.h"
  47. #include "hw/net/fsl_etsec/etsec.h"
  48. #include "hw/i2c/i2c.h"
  49. #include "hw/irq.h"
  50. #include "hw/sd/sdhci.h"
  51. #include "hw/misc/unimp.h"
  52. #define EPAPR_MAGIC (0x45504150)
  53. #define DTC_LOAD_PAD 0x1800000
  54. #define DTC_PAD_MASK 0xFFFFF
  55. #define DTB_MAX_SIZE (8 * MiB)
  56. #define INITRD_LOAD_PAD 0x2000000
  57. #define INITRD_PAD_MASK 0xFFFFFF
  58. #define RAM_SIZES_ALIGN (64 * MiB)
  59. /* TODO: parameterize */
  60. #define MPC8544_CCSRBAR_SIZE 0x00100000ULL
  61. #define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
  62. #define MPC8544_MSI_REGS_OFFSET 0x41600ULL
  63. #define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
  64. #define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
  65. #define MPC8544_PCI_REGS_OFFSET 0x8000ULL
  66. #define MPC8544_PCI_REGS_SIZE 0x1000ULL
  67. #define MPC85XX_ESDHC_REGS_OFFSET 0x2e000ULL
  68. #define MPC85XX_ESDHC_REGS_SIZE 0x1000ULL
  69. #define MPC8544_UTIL_OFFSET 0xe0000ULL
  70. #define MPC8XXX_GPIO_OFFSET 0x000FF000ULL
  71. #define MPC8544_I2C_REGS_OFFSET 0x3000ULL
  72. #define MPC8XXX_GPIO_IRQ 47
  73. #define MPC8544_I2C_IRQ 43
  74. #define MPC85XX_ESDHC_IRQ 72
  75. #define RTC_REGS_OFFSET 0x68
  76. #define PLATFORM_CLK_FREQ_HZ (400 * 1000 * 1000)
  77. struct boot_info
  78. {
  79. uint32_t dt_base;
  80. uint32_t dt_size;
  81. uint32_t entry;
  82. };
  83. static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
  84. int nr_slots, int *len)
  85. {
  86. int i = 0;
  87. int slot;
  88. int pci_irq;
  89. int host_irq;
  90. int last_slot = first_slot + nr_slots;
  91. uint32_t *pci_map;
  92. *len = nr_slots * 4 * 7 * sizeof(uint32_t);
  93. pci_map = g_malloc(*len);
  94. for (slot = first_slot; slot < last_slot; slot++) {
  95. for (pci_irq = 0; pci_irq < 4; pci_irq++) {
  96. pci_map[i++] = cpu_to_be32(slot << 11);
  97. pci_map[i++] = cpu_to_be32(0x0);
  98. pci_map[i++] = cpu_to_be32(0x0);
  99. pci_map[i++] = cpu_to_be32(pci_irq + 1);
  100. pci_map[i++] = cpu_to_be32(mpic);
  101. host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
  102. pci_map[i++] = cpu_to_be32(host_irq + 1);
  103. pci_map[i++] = cpu_to_be32(0x1);
  104. }
  105. }
  106. assert((i * sizeof(uint32_t)) == *len);
  107. return pci_map;
  108. }
  109. static void dt_serial_create(void *fdt, unsigned long long offset,
  110. const char *soc, const char *mpic,
  111. const char *alias, int idx, bool defcon)
  112. {
  113. char *ser;
  114. ser = g_strdup_printf("%s/serial@%llx", soc, offset);
  115. qemu_fdt_add_subnode(fdt, ser);
  116. qemu_fdt_setprop_string(fdt, ser, "device_type", "serial");
  117. qemu_fdt_setprop_string(fdt, ser, "compatible", "ns16550");
  118. qemu_fdt_setprop_cells(fdt, ser, "reg", offset, 0x100);
  119. qemu_fdt_setprop_cell(fdt, ser, "cell-index", idx);
  120. qemu_fdt_setprop_cell(fdt, ser, "clock-frequency", PLATFORM_CLK_FREQ_HZ);
  121. qemu_fdt_setprop_cells(fdt, ser, "interrupts", 42, 2);
  122. qemu_fdt_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
  123. qemu_fdt_setprop_string(fdt, "/aliases", alias, ser);
  124. if (defcon) {
  125. /*
  126. * "linux,stdout-path" and "stdout" properties are deprecated by linux
  127. * kernel. New platforms should only use the "stdout-path" property. Set
  128. * the new property and continue using older property to remain
  129. * compatible with the existing firmware.
  130. */
  131. qemu_fdt_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
  132. qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", ser);
  133. }
  134. g_free(ser);
  135. }
  136. static void create_dt_mpc8xxx_gpio(void *fdt, const char *soc, const char *mpic)
  137. {
  138. hwaddr mmio0 = MPC8XXX_GPIO_OFFSET;
  139. int irq0 = MPC8XXX_GPIO_IRQ;
  140. gchar *node = g_strdup_printf("%s/gpio@%"PRIx64, soc, mmio0);
  141. gchar *poweroff = g_strdup_printf("%s/power-off", soc);
  142. int gpio_ph;
  143. qemu_fdt_add_subnode(fdt, node);
  144. qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,qoriq-gpio");
  145. qemu_fdt_setprop_cells(fdt, node, "reg", mmio0, 0x1000);
  146. qemu_fdt_setprop_cells(fdt, node, "interrupts", irq0, 0x2);
  147. qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
  148. qemu_fdt_setprop_cells(fdt, node, "#gpio-cells", 2);
  149. qemu_fdt_setprop(fdt, node, "gpio-controller", NULL, 0);
  150. gpio_ph = qemu_fdt_alloc_phandle(fdt);
  151. qemu_fdt_setprop_cell(fdt, node, "phandle", gpio_ph);
  152. qemu_fdt_setprop_cell(fdt, node, "linux,phandle", gpio_ph);
  153. /* Power Off Pin */
  154. qemu_fdt_add_subnode(fdt, poweroff);
  155. qemu_fdt_setprop_string(fdt, poweroff, "compatible", "gpio-poweroff");
  156. qemu_fdt_setprop_cells(fdt, poweroff, "gpios", gpio_ph, 0, 0);
  157. g_free(node);
  158. g_free(poweroff);
  159. }
  160. static void dt_rtc_create(void *fdt, const char *i2c, const char *alias)
  161. {
  162. int offset = RTC_REGS_OFFSET;
  163. gchar *rtc = g_strdup_printf("%s/rtc@%"PRIx32, i2c, offset);
  164. qemu_fdt_add_subnode(fdt, rtc);
  165. qemu_fdt_setprop_string(fdt, rtc, "compatible", "pericom,pt7c4338");
  166. qemu_fdt_setprop_cells(fdt, rtc, "reg", offset);
  167. qemu_fdt_setprop_string(fdt, "/aliases", alias, rtc);
  168. g_free(rtc);
  169. }
  170. static void dt_i2c_create(void *fdt, const char *soc, const char *mpic,
  171. const char *alias)
  172. {
  173. hwaddr mmio0 = MPC8544_I2C_REGS_OFFSET;
  174. int irq0 = MPC8544_I2C_IRQ;
  175. gchar *i2c = g_strdup_printf("%s/i2c@%"PRIx64, soc, mmio0);
  176. qemu_fdt_add_subnode(fdt, i2c);
  177. qemu_fdt_setprop_string(fdt, i2c, "device_type", "i2c");
  178. qemu_fdt_setprop_string(fdt, i2c, "compatible", "fsl-i2c");
  179. qemu_fdt_setprop_cells(fdt, i2c, "reg", mmio0, 0x14);
  180. qemu_fdt_setprop_cells(fdt, i2c, "cell-index", 0);
  181. qemu_fdt_setprop_cells(fdt, i2c, "interrupts", irq0, 0x2);
  182. qemu_fdt_setprop_phandle(fdt, i2c, "interrupt-parent", mpic);
  183. qemu_fdt_setprop_cell(fdt, i2c, "#size-cells", 0);
  184. qemu_fdt_setprop_cell(fdt, i2c, "#address-cells", 1);
  185. qemu_fdt_setprop_string(fdt, "/aliases", alias, i2c);
  186. g_free(i2c);
  187. }
  188. static void dt_sdhc_create(void *fdt, const char *parent, const char *mpic)
  189. {
  190. hwaddr mmio = MPC85XX_ESDHC_REGS_OFFSET;
  191. hwaddr size = MPC85XX_ESDHC_REGS_SIZE;
  192. int irq = MPC85XX_ESDHC_IRQ;
  193. g_autofree char *name = NULL;
  194. name = g_strdup_printf("%s/sdhc@%" PRIx64, parent, mmio);
  195. qemu_fdt_add_subnode(fdt, name);
  196. qemu_fdt_setprop(fdt, name, "sdhci,auto-cmd12", NULL, 0);
  197. qemu_fdt_setprop_phandle(fdt, name, "interrupt-parent", mpic);
  198. qemu_fdt_setprop_cells(fdt, name, "bus-width", 4);
  199. qemu_fdt_setprop_cells(fdt, name, "interrupts", irq, 0x2);
  200. qemu_fdt_setprop_cells(fdt, name, "reg", mmio, size);
  201. qemu_fdt_setprop_string(fdt, name, "compatible", "fsl,esdhc");
  202. }
  203. typedef struct PlatformDevtreeData {
  204. void *fdt;
  205. const char *mpic;
  206. int irq_start;
  207. const char *node;
  208. PlatformBusDevice *pbus;
  209. } PlatformDevtreeData;
  210. static int create_devtree_etsec(SysBusDevice *sbdev, PlatformDevtreeData *data)
  211. {
  212. eTSEC *etsec = ETSEC_COMMON(sbdev);
  213. PlatformBusDevice *pbus = data->pbus;
  214. hwaddr mmio0 = platform_bus_get_mmio_addr(pbus, sbdev, 0);
  215. int irq0 = platform_bus_get_irqn(pbus, sbdev, 0);
  216. int irq1 = platform_bus_get_irqn(pbus, sbdev, 1);
  217. int irq2 = platform_bus_get_irqn(pbus, sbdev, 2);
  218. gchar *node = g_strdup_printf("%s/ethernet@%"PRIx64, data->node, mmio0);
  219. gchar *group = g_strdup_printf("%s/queue-group", node);
  220. void *fdt = data->fdt;
  221. assert((int64_t)mmio0 >= 0);
  222. assert(irq0 >= 0);
  223. assert(irq1 >= 0);
  224. assert(irq2 >= 0);
  225. qemu_fdt_add_subnode(fdt, node);
  226. qemu_fdt_setprop(fdt, node, "ranges", NULL, 0);
  227. qemu_fdt_setprop_string(fdt, node, "device_type", "network");
  228. qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,etsec2");
  229. qemu_fdt_setprop_string(fdt, node, "model", "eTSEC");
  230. qemu_fdt_setprop(fdt, node, "local-mac-address", etsec->conf.macaddr.a, 6);
  231. qemu_fdt_setprop_cells(fdt, node, "fixed-link", 0, 1, 1000, 0, 0);
  232. qemu_fdt_setprop_cells(fdt, node, "#size-cells", 1);
  233. qemu_fdt_setprop_cells(fdt, node, "#address-cells", 1);
  234. qemu_fdt_add_subnode(fdt, group);
  235. qemu_fdt_setprop_cells(fdt, group, "reg", mmio0, 0x1000);
  236. qemu_fdt_setprop_cells(fdt, group, "interrupts",
  237. data->irq_start + irq0, 0x2,
  238. data->irq_start + irq1, 0x2,
  239. data->irq_start + irq2, 0x2);
  240. g_free(node);
  241. g_free(group);
  242. return 0;
  243. }
  244. static void sysbus_device_create_devtree(SysBusDevice *sbdev, void *opaque)
  245. {
  246. PlatformDevtreeData *data = opaque;
  247. bool matched = false;
  248. if (object_dynamic_cast(OBJECT(sbdev), TYPE_ETSEC_COMMON)) {
  249. create_devtree_etsec(sbdev, data);
  250. matched = true;
  251. }
  252. if (!matched) {
  253. error_report("Device %s is not supported by this machine yet.",
  254. qdev_fw_name(DEVICE(sbdev)));
  255. exit(1);
  256. }
  257. }
  258. static void create_devtree_flash(SysBusDevice *sbdev,
  259. PlatformDevtreeData *data)
  260. {
  261. g_autofree char *name = NULL;
  262. uint64_t num_blocks = object_property_get_uint(OBJECT(sbdev),
  263. "num-blocks",
  264. &error_fatal);
  265. uint64_t sector_length = object_property_get_uint(OBJECT(sbdev),
  266. "sector-length",
  267. &error_fatal);
  268. uint64_t bank_width = object_property_get_uint(OBJECT(sbdev),
  269. "width",
  270. &error_fatal);
  271. hwaddr flashbase = 0;
  272. hwaddr flashsize = num_blocks * sector_length;
  273. void *fdt = data->fdt;
  274. name = g_strdup_printf("%s/nor@%" PRIx64, data->node, flashbase);
  275. qemu_fdt_add_subnode(fdt, name);
  276. qemu_fdt_setprop_string(fdt, name, "compatible", "cfi-flash");
  277. qemu_fdt_setprop_sized_cells(fdt, name, "reg",
  278. 1, flashbase, 1, flashsize);
  279. qemu_fdt_setprop_cell(fdt, name, "bank-width", bank_width);
  280. }
  281. static void platform_bus_create_devtree(PPCE500MachineState *pms,
  282. void *fdt, const char *mpic)
  283. {
  284. const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
  285. gchar *node = g_strdup_printf("/platform@%"PRIx64, pmc->platform_bus_base);
  286. const char platcomp[] = "qemu,platform\0simple-bus";
  287. uint64_t addr = pmc->platform_bus_base;
  288. uint64_t size = pmc->platform_bus_size;
  289. int irq_start = pmc->platform_bus_first_irq;
  290. SysBusDevice *sbdev;
  291. bool ambiguous;
  292. /* Create a /platform node that we can put all devices into */
  293. qemu_fdt_add_subnode(fdt, node);
  294. qemu_fdt_setprop(fdt, node, "compatible", platcomp, sizeof(platcomp));
  295. /* Our platform bus region is less than 32bit big, so 1 cell is enough for
  296. address and size */
  297. qemu_fdt_setprop_cells(fdt, node, "#size-cells", 1);
  298. qemu_fdt_setprop_cells(fdt, node, "#address-cells", 1);
  299. qemu_fdt_setprop_cells(fdt, node, "ranges", 0, addr >> 32, addr, size);
  300. qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
  301. /* Create dt nodes for dynamic devices */
  302. PlatformDevtreeData data = {
  303. .fdt = fdt,
  304. .mpic = mpic,
  305. .irq_start = irq_start,
  306. .node = node,
  307. .pbus = pms->pbus_dev,
  308. };
  309. /* Loop through all dynamic sysbus devices and create nodes for them */
  310. foreach_dynamic_sysbus_device(sysbus_device_create_devtree, &data);
  311. sbdev = SYS_BUS_DEVICE(object_resolve_path_type("", TYPE_PFLASH_CFI01,
  312. &ambiguous));
  313. if (sbdev) {
  314. assert(!ambiguous);
  315. create_devtree_flash(sbdev, &data);
  316. }
  317. g_free(node);
  318. }
  319. static int ppce500_load_device_tree(PPCE500MachineState *pms,
  320. hwaddr addr,
  321. hwaddr initrd_base,
  322. hwaddr initrd_size,
  323. hwaddr kernel_base,
  324. hwaddr kernel_size,
  325. bool dry_run)
  326. {
  327. MachineState *machine = MACHINE(pms);
  328. unsigned int smp_cpus = machine->smp.cpus;
  329. const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
  330. CPUPPCState *env = cpu_env(first_cpu);
  331. int ret = -1;
  332. uint64_t mem_reg_property[] = { 0, cpu_to_be64(machine->ram_size) };
  333. int fdt_size;
  334. void *fdt;
  335. uint8_t hypercall[16];
  336. uint32_t clock_freq = PLATFORM_CLK_FREQ_HZ;
  337. uint32_t tb_freq = PLATFORM_CLK_FREQ_HZ;
  338. int i;
  339. char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
  340. char *soc;
  341. char *mpic;
  342. uint32_t mpic_ph;
  343. uint32_t msi_ph;
  344. char *gutil;
  345. char *pci;
  346. char *msi;
  347. uint32_t *pci_map = NULL;
  348. int len;
  349. uint32_t pci_ranges[14] =
  350. {
  351. 0x2000000, 0x0, pmc->pci_mmio_bus_base,
  352. pmc->pci_mmio_base >> 32, pmc->pci_mmio_base,
  353. 0x0, 0x20000000,
  354. 0x1000000, 0x0, 0x0,
  355. pmc->pci_pio_base >> 32, pmc->pci_pio_base,
  356. 0x0, 0x10000,
  357. };
  358. const char *dtb_file = machine->dtb;
  359. const char *toplevel_compat = machine->dt_compatible;
  360. uint8_t rng_seed[32];
  361. if (dtb_file) {
  362. char *filename;
  363. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
  364. if (!filename) {
  365. goto out;
  366. }
  367. fdt = load_device_tree(filename, &fdt_size);
  368. g_free(filename);
  369. if (!fdt) {
  370. goto out;
  371. }
  372. goto done;
  373. }
  374. fdt = create_device_tree(&fdt_size);
  375. if (fdt == NULL) {
  376. goto out;
  377. }
  378. /* Manipulate device tree in memory. */
  379. qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 2);
  380. qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 2);
  381. qemu_fdt_add_subnode(fdt, "/memory");
  382. qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory");
  383. qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property,
  384. sizeof(mem_reg_property));
  385. qemu_fdt_add_subnode(fdt, "/chosen");
  386. if (initrd_size) {
  387. ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
  388. initrd_base);
  389. if (ret < 0) {
  390. fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
  391. }
  392. ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
  393. (initrd_base + initrd_size));
  394. if (ret < 0) {
  395. fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
  396. }
  397. }
  398. if (kernel_base != -1ULL) {
  399. qemu_fdt_setprop_cells(fdt, "/chosen", "qemu,boot-kernel",
  400. kernel_base >> 32, kernel_base,
  401. kernel_size >> 32, kernel_size);
  402. }
  403. ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
  404. machine->kernel_cmdline);
  405. if (ret < 0)
  406. fprintf(stderr, "couldn't set /chosen/bootargs\n");
  407. qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
  408. qemu_fdt_setprop(fdt, "/chosen", "rng-seed", rng_seed, sizeof(rng_seed));
  409. if (kvm_enabled()) {
  410. /* Read out host's frequencies */
  411. clock_freq = kvmppc_get_clockfreq();
  412. tb_freq = kvmppc_get_tbfreq();
  413. /* indicate KVM hypercall interface */
  414. qemu_fdt_add_subnode(fdt, "/hypervisor");
  415. qemu_fdt_setprop_string(fdt, "/hypervisor", "compatible",
  416. "linux,kvm");
  417. kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
  418. qemu_fdt_setprop(fdt, "/hypervisor", "hcall-instructions",
  419. hypercall, sizeof(hypercall));
  420. /* if KVM supports the idle hcall, set property indicating this */
  421. if (kvmppc_get_hasidle(env)) {
  422. qemu_fdt_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
  423. }
  424. }
  425. /* Create CPU nodes */
  426. qemu_fdt_add_subnode(fdt, "/cpus");
  427. qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 1);
  428. qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0);
  429. /* We need to generate the cpu nodes in reverse order, so Linux can pick
  430. the first node as boot node and be happy */
  431. for (i = smp_cpus - 1; i >= 0; i--) {
  432. CPUState *cpu;
  433. char *cpu_name;
  434. uint64_t cpu_release_addr = pmc->spin_base + (i * 0x20);
  435. cpu = qemu_get_cpu(i);
  436. if (cpu == NULL) {
  437. continue;
  438. }
  439. env = cpu_env(cpu);
  440. cpu_name = g_strdup_printf("/cpus/PowerPC,8544@%x", i);
  441. qemu_fdt_add_subnode(fdt, cpu_name);
  442. qemu_fdt_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
  443. qemu_fdt_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
  444. qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
  445. qemu_fdt_setprop_cell(fdt, cpu_name, "reg", i);
  446. qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-line-size",
  447. env->dcache_line_size);
  448. qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-line-size",
  449. env->icache_line_size);
  450. qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
  451. qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
  452. qemu_fdt_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
  453. if (cpu->cpu_index) {
  454. qemu_fdt_setprop_string(fdt, cpu_name, "status", "disabled");
  455. qemu_fdt_setprop_string(fdt, cpu_name, "enable-method",
  456. "spin-table");
  457. qemu_fdt_setprop_u64(fdt, cpu_name, "cpu-release-addr",
  458. cpu_release_addr);
  459. } else {
  460. qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
  461. }
  462. g_free(cpu_name);
  463. }
  464. qemu_fdt_add_subnode(fdt, "/aliases");
  465. /* XXX These should go into their respective devices' code */
  466. soc = g_strdup_printf("/soc@%"PRIx64, pmc->ccsrbar_base);
  467. qemu_fdt_add_subnode(fdt, soc);
  468. qemu_fdt_setprop_string(fdt, soc, "device_type", "soc");
  469. qemu_fdt_setprop(fdt, soc, "compatible", compatible_sb,
  470. sizeof(compatible_sb));
  471. qemu_fdt_setprop_cell(fdt, soc, "#address-cells", 1);
  472. qemu_fdt_setprop_cell(fdt, soc, "#size-cells", 1);
  473. qemu_fdt_setprop_cells(fdt, soc, "ranges", 0x0,
  474. pmc->ccsrbar_base >> 32, pmc->ccsrbar_base,
  475. MPC8544_CCSRBAR_SIZE);
  476. /* XXX should contain a reasonable value */
  477. qemu_fdt_setprop_cell(fdt, soc, "bus-frequency", 0);
  478. mpic = g_strdup_printf("%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
  479. qemu_fdt_add_subnode(fdt, mpic);
  480. qemu_fdt_setprop_string(fdt, mpic, "device_type", "open-pic");
  481. qemu_fdt_setprop_string(fdt, mpic, "compatible", "fsl,mpic");
  482. qemu_fdt_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
  483. 0x40000);
  484. qemu_fdt_setprop_cell(fdt, mpic, "#address-cells", 0);
  485. qemu_fdt_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
  486. mpic_ph = qemu_fdt_alloc_phandle(fdt);
  487. qemu_fdt_setprop_cell(fdt, mpic, "phandle", mpic_ph);
  488. qemu_fdt_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
  489. qemu_fdt_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
  490. /*
  491. * We have to generate ser1 first, because Linux takes the first
  492. * device it finds in the dt as serial output device. And we generate
  493. * devices in reverse order to the dt.
  494. */
  495. if (serial_hd(1)) {
  496. dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
  497. soc, mpic, "serial1", 1, false);
  498. }
  499. if (serial_hd(0)) {
  500. dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
  501. soc, mpic, "serial0", 0, true);
  502. }
  503. /* i2c */
  504. dt_i2c_create(fdt, soc, mpic, "i2c");
  505. dt_rtc_create(fdt, "i2c", "rtc");
  506. /* sdhc */
  507. if (pmc->has_esdhc) {
  508. dt_sdhc_create(fdt, soc, mpic);
  509. }
  510. gutil = g_strdup_printf("%s/global-utilities@%llx", soc,
  511. MPC8544_UTIL_OFFSET);
  512. qemu_fdt_add_subnode(fdt, gutil);
  513. qemu_fdt_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
  514. qemu_fdt_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
  515. qemu_fdt_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
  516. g_free(gutil);
  517. msi = g_strdup_printf("/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
  518. qemu_fdt_add_subnode(fdt, msi);
  519. qemu_fdt_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
  520. qemu_fdt_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
  521. msi_ph = qemu_fdt_alloc_phandle(fdt);
  522. qemu_fdt_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
  523. qemu_fdt_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
  524. qemu_fdt_setprop_cells(fdt, msi, "interrupts",
  525. 0xe0, 0x0,
  526. 0xe1, 0x0,
  527. 0xe2, 0x0,
  528. 0xe3, 0x0,
  529. 0xe4, 0x0,
  530. 0xe5, 0x0,
  531. 0xe6, 0x0,
  532. 0xe7, 0x0);
  533. qemu_fdt_setprop_cell(fdt, msi, "phandle", msi_ph);
  534. qemu_fdt_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
  535. g_free(msi);
  536. pci = g_strdup_printf("/pci@%llx",
  537. pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET);
  538. qemu_fdt_add_subnode(fdt, pci);
  539. qemu_fdt_setprop_cell(fdt, pci, "cell-index", 0);
  540. qemu_fdt_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
  541. qemu_fdt_setprop_string(fdt, pci, "device_type", "pci");
  542. qemu_fdt_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
  543. 0x0, 0x7);
  544. pci_map = pci_map_create(fdt, qemu_fdt_get_phandle(fdt, mpic),
  545. pmc->pci_first_slot, pmc->pci_nr_slots,
  546. &len);
  547. qemu_fdt_setprop(fdt, pci, "interrupt-map", pci_map, len);
  548. qemu_fdt_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
  549. qemu_fdt_setprop_cells(fdt, pci, "interrupts", 24, 2);
  550. qemu_fdt_setprop_cells(fdt, pci, "bus-range", 0, 255);
  551. for (i = 0; i < 14; i++) {
  552. pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
  553. }
  554. qemu_fdt_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
  555. qemu_fdt_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
  556. qemu_fdt_setprop_cells(fdt, pci, "reg",
  557. (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET) >> 32,
  558. (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET),
  559. 0, 0x1000);
  560. qemu_fdt_setprop_cell(fdt, pci, "clock-frequency", 66666666);
  561. qemu_fdt_setprop_cell(fdt, pci, "#interrupt-cells", 1);
  562. qemu_fdt_setprop_cell(fdt, pci, "#size-cells", 2);
  563. qemu_fdt_setprop_cell(fdt, pci, "#address-cells", 3);
  564. qemu_fdt_setprop_string(fdt, "/aliases", "pci0", pci);
  565. g_free(pci);
  566. if (pmc->has_mpc8xxx_gpio) {
  567. create_dt_mpc8xxx_gpio(fdt, soc, mpic);
  568. }
  569. g_free(soc);
  570. platform_bus_create_devtree(pms, fdt, mpic);
  571. g_free(mpic);
  572. pmc->fixup_devtree(fdt);
  573. if (toplevel_compat) {
  574. qemu_fdt_setprop(fdt, "/", "compatible", toplevel_compat,
  575. strlen(toplevel_compat) + 1);
  576. }
  577. done:
  578. if (!dry_run) {
  579. cpu_physical_memory_write(addr, fdt, fdt_size);
  580. /* Set machine->fdt for 'dumpdtb' QMP/HMP command */
  581. g_free(machine->fdt);
  582. machine->fdt = fdt;
  583. } else {
  584. g_free(fdt);
  585. }
  586. ret = fdt_size;
  587. out:
  588. g_free(pci_map);
  589. return ret;
  590. }
  591. typedef struct DeviceTreeParams {
  592. PPCE500MachineState *machine;
  593. hwaddr addr;
  594. hwaddr initrd_base;
  595. hwaddr initrd_size;
  596. hwaddr kernel_base;
  597. hwaddr kernel_size;
  598. Notifier notifier;
  599. } DeviceTreeParams;
  600. static void ppce500_reset_device_tree(void *opaque)
  601. {
  602. DeviceTreeParams *p = opaque;
  603. ppce500_load_device_tree(p->machine, p->addr, p->initrd_base,
  604. p->initrd_size, p->kernel_base, p->kernel_size,
  605. false);
  606. }
  607. static void ppce500_init_notify(Notifier *notifier, void *data)
  608. {
  609. DeviceTreeParams *p = container_of(notifier, DeviceTreeParams, notifier);
  610. ppce500_reset_device_tree(p);
  611. }
  612. static int ppce500_prep_device_tree(PPCE500MachineState *machine,
  613. hwaddr addr,
  614. hwaddr initrd_base,
  615. hwaddr initrd_size,
  616. hwaddr kernel_base,
  617. hwaddr kernel_size)
  618. {
  619. DeviceTreeParams *p = g_new(DeviceTreeParams, 1);
  620. p->machine = machine;
  621. p->addr = addr;
  622. p->initrd_base = initrd_base;
  623. p->initrd_size = initrd_size;
  624. p->kernel_base = kernel_base;
  625. p->kernel_size = kernel_size;
  626. qemu_register_reset_nosnapshotload(ppce500_reset_device_tree, p);
  627. p->notifier.notify = ppce500_init_notify;
  628. qemu_add_machine_init_done_notifier(&p->notifier);
  629. /* Issue the device tree loader once, so that we get the size of the blob */
  630. return ppce500_load_device_tree(machine, addr, initrd_base, initrd_size,
  631. kernel_base, kernel_size, true);
  632. }
  633. static hwaddr booke206_page_size_to_tlb(uint64_t size)
  634. {
  635. return 63 - clz64(size / KiB);
  636. }
  637. void booke206_set_tlb(ppcmas_tlb_t *tlb, target_ulong va, hwaddr pa,
  638. hwaddr len)
  639. {
  640. tlb->mas1 = booke206_page_size_to_tlb(len) << MAS1_TSIZE_SHIFT;
  641. tlb->mas1 |= MAS1_VALID;
  642. tlb->mas2 = va & TARGET_PAGE_MASK;
  643. tlb->mas7_3 = pa & TARGET_PAGE_MASK;
  644. tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
  645. }
  646. static int booke206_initial_map_tsize(CPUPPCState *env)
  647. {
  648. struct boot_info *bi = env->load_info;
  649. hwaddr dt_end;
  650. int ps;
  651. /* Our initial TLB entry needs to cover everything from 0 to
  652. the device tree top */
  653. dt_end = bi->dt_base + bi->dt_size;
  654. ps = booke206_page_size_to_tlb(dt_end) + 1;
  655. if (ps & 1) {
  656. /* e500v2 can only do even TLB size bits */
  657. ps++;
  658. }
  659. return ps;
  660. }
  661. static uint64_t mmubooke_initial_mapsize(CPUPPCState *env)
  662. {
  663. int tsize;
  664. tsize = booke206_initial_map_tsize(env);
  665. return (1ULL << 10 << tsize);
  666. }
  667. static void ppce500_cpu_reset_sec(void *opaque)
  668. {
  669. PowerPCCPU *cpu = opaque;
  670. CPUState *cs = CPU(cpu);
  671. cpu_reset(cs);
  672. cs->exception_index = EXCP_HLT;
  673. }
  674. static void ppce500_cpu_reset(void *opaque)
  675. {
  676. PowerPCCPU *cpu = opaque;
  677. CPUState *cs = CPU(cpu);
  678. CPUPPCState *env = &cpu->env;
  679. struct boot_info *bi = env->load_info;
  680. uint64_t map_size = mmubooke_initial_mapsize(env);
  681. ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
  682. cpu_reset(cs);
  683. /* Set initial guest state. */
  684. cs->halted = 0;
  685. env->gpr[1] = (16 * MiB) - 8;
  686. env->gpr[3] = bi->dt_base;
  687. env->gpr[4] = 0;
  688. env->gpr[5] = 0;
  689. env->gpr[6] = EPAPR_MAGIC;
  690. env->gpr[7] = map_size;
  691. env->gpr[8] = 0;
  692. env->gpr[9] = 0;
  693. env->nip = bi->entry;
  694. /* create initial mapping */
  695. booke206_set_tlb(tlb, 0, 0, map_size);
  696. #ifdef CONFIG_KVM
  697. env->tlb_dirty = true;
  698. #endif
  699. }
  700. static DeviceState *ppce500_init_mpic_qemu(PPCE500MachineState *pms,
  701. IrqLines *irqs)
  702. {
  703. DeviceState *dev;
  704. SysBusDevice *s;
  705. int i, j, k;
  706. MachineState *machine = MACHINE(pms);
  707. unsigned int smp_cpus = machine->smp.cpus;
  708. const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
  709. dev = qdev_new(TYPE_OPENPIC);
  710. object_property_add_child(OBJECT(machine), "pic", OBJECT(dev));
  711. qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
  712. qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
  713. s = SYS_BUS_DEVICE(dev);
  714. sysbus_realize_and_unref(s, &error_fatal);
  715. k = 0;
  716. for (i = 0; i < smp_cpus; i++) {
  717. for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
  718. sysbus_connect_irq(s, k++, irqs[i].irq[j]);
  719. }
  720. }
  721. return dev;
  722. }
  723. static DeviceState *ppce500_init_mpic_kvm(const PPCE500MachineClass *pmc,
  724. Error **errp)
  725. {
  726. #ifdef CONFIG_KVM
  727. DeviceState *dev;
  728. CPUState *cs;
  729. dev = qdev_new(TYPE_KVM_OPENPIC);
  730. qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
  731. if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), errp)) {
  732. object_unparent(OBJECT(dev));
  733. return NULL;
  734. }
  735. CPU_FOREACH(cs) {
  736. if (kvm_openpic_connect_vcpu(dev, cs)) {
  737. fprintf(stderr, "%s: failed to connect vcpu to irqchip\n",
  738. __func__);
  739. abort();
  740. }
  741. }
  742. return dev;
  743. #else
  744. g_assert_not_reached();
  745. #endif
  746. }
  747. static DeviceState *ppce500_init_mpic(PPCE500MachineState *pms,
  748. MemoryRegion *ccsr,
  749. IrqLines *irqs)
  750. {
  751. const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
  752. DeviceState *dev = NULL;
  753. SysBusDevice *s;
  754. if (kvm_enabled()) {
  755. Error *err = NULL;
  756. if (kvm_kernel_irqchip_allowed()) {
  757. dev = ppce500_init_mpic_kvm(pmc, &err);
  758. }
  759. if (kvm_kernel_irqchip_required() && !dev) {
  760. error_reportf_err(err,
  761. "kernel_irqchip requested but unavailable: ");
  762. exit(1);
  763. }
  764. }
  765. if (!dev) {
  766. dev = ppce500_init_mpic_qemu(pms, irqs);
  767. }
  768. s = SYS_BUS_DEVICE(dev);
  769. memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET,
  770. s->mmio[0].memory);
  771. return dev;
  772. }
  773. static void ppce500_power_off(void *opaque, int line, int on)
  774. {
  775. if (on) {
  776. qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
  777. }
  778. }
  779. void ppce500_init(MachineState *machine)
  780. {
  781. MemoryRegion *address_space_mem = get_system_memory();
  782. PPCE500MachineState *pms = PPCE500_MACHINE(machine);
  783. const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(machine);
  784. MachineClass *mc = MACHINE_CLASS(pmc);
  785. PCIBus *pci_bus;
  786. CPUPPCState *env = NULL;
  787. uint64_t loadaddr;
  788. hwaddr kernel_base = -1LL;
  789. int kernel_size = 0;
  790. hwaddr dt_base = 0;
  791. hwaddr initrd_base = 0;
  792. int initrd_size = 0;
  793. hwaddr cur_base = 0;
  794. char *filename;
  795. const char *payload_name;
  796. bool kernel_as_payload;
  797. hwaddr bios_entry = 0;
  798. target_long payload_size;
  799. struct boot_info *boot_info = NULL;
  800. int dt_size;
  801. int i;
  802. unsigned int smp_cpus = machine->smp.cpus;
  803. /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and
  804. * 4 respectively */
  805. unsigned int pci_irq_nrs[PCI_NUM_PINS] = {1, 2, 3, 4};
  806. IrqLines *irqs;
  807. DeviceState *dev, *mpicdev;
  808. DriveInfo *dinfo;
  809. CPUPPCState *firstenv = NULL;
  810. MemoryRegion *ccsr_addr_space;
  811. SysBusDevice *s;
  812. PPCE500CCSRState *ccsr;
  813. I2CBus *i2c;
  814. irqs = g_new0(IrqLines, smp_cpus);
  815. for (i = 0; i < smp_cpus; i++) {
  816. PowerPCCPU *cpu;
  817. CPUState *cs;
  818. cpu = POWERPC_CPU(object_new(machine->cpu_type));
  819. env = &cpu->env;
  820. cs = CPU(cpu);
  821. if (env->mmu_model != POWERPC_MMU_BOOKE206) {
  822. error_report("MMU model %i not supported by this machine",
  823. env->mmu_model);
  824. exit(1);
  825. }
  826. /*
  827. * Secondary CPU starts in halted state for now. Needs to change
  828. * when implementing non-kernel boot.
  829. */
  830. object_property_set_bool(OBJECT(cs), "start-powered-off", i != 0,
  831. &error_abort);
  832. qdev_realize_and_unref(DEVICE(cs), NULL, &error_fatal);
  833. if (!firstenv) {
  834. firstenv = env;
  835. }
  836. irqs[i].irq[OPENPIC_OUTPUT_INT] =
  837. qdev_get_gpio_in(DEVICE(cpu), PPCE500_INPUT_INT);
  838. irqs[i].irq[OPENPIC_OUTPUT_CINT] =
  839. qdev_get_gpio_in(DEVICE(cpu), PPCE500_INPUT_CINT);
  840. env->spr_cb[SPR_BOOKE_PIR].default_value = cs->cpu_index = i;
  841. env->mpic_iack = pmc->ccsrbar_base + MPC8544_MPIC_REGS_OFFSET + 0xa0;
  842. ppc_booke_timers_init(cpu, PLATFORM_CLK_FREQ_HZ, PPC_TIMER_E500);
  843. /* Register reset handler */
  844. if (!i) {
  845. /* Primary CPU */
  846. boot_info = g_new0(struct boot_info, 1);
  847. qemu_register_reset(ppce500_cpu_reset, cpu);
  848. env->load_info = boot_info;
  849. } else {
  850. /* Secondary CPUs */
  851. qemu_register_reset(ppce500_cpu_reset_sec, cpu);
  852. }
  853. }
  854. env = firstenv;
  855. if (!QEMU_IS_ALIGNED(machine->ram_size, RAM_SIZES_ALIGN)) {
  856. error_report("RAM size must be multiple of %" PRIu64, RAM_SIZES_ALIGN);
  857. exit(EXIT_FAILURE);
  858. }
  859. /* Register Memory */
  860. memory_region_add_subregion(address_space_mem, 0, machine->ram);
  861. dev = qdev_new("e500-ccsr");
  862. object_property_add_child(OBJECT(machine), "e500-ccsr", OBJECT(dev));
  863. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  864. ccsr = CCSR(dev);
  865. ccsr_addr_space = &ccsr->ccsr_space;
  866. memory_region_add_subregion(address_space_mem, pmc->ccsrbar_base,
  867. ccsr_addr_space);
  868. mpicdev = ppce500_init_mpic(pms, ccsr_addr_space, irqs);
  869. g_free(irqs);
  870. /* Serial */
  871. if (serial_hd(0)) {
  872. serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
  873. 0, qdev_get_gpio_in(mpicdev, 42), 399193,
  874. serial_hd(0), DEVICE_BIG_ENDIAN);
  875. }
  876. if (serial_hd(1)) {
  877. serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
  878. 0, qdev_get_gpio_in(mpicdev, 42), 399193,
  879. serial_hd(1), DEVICE_BIG_ENDIAN);
  880. }
  881. /* I2C */
  882. dev = qdev_new("mpc-i2c");
  883. s = SYS_BUS_DEVICE(dev);
  884. sysbus_realize_and_unref(s, &error_fatal);
  885. sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8544_I2C_IRQ));
  886. memory_region_add_subregion(ccsr_addr_space, MPC8544_I2C_REGS_OFFSET,
  887. sysbus_mmio_get_region(s, 0));
  888. i2c = I2C_BUS(qdev_get_child_bus(dev, "i2c"));
  889. i2c_slave_create_simple(i2c, "ds1338", RTC_REGS_OFFSET);
  890. /* eSDHC */
  891. if (pmc->has_esdhc) {
  892. dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE);
  893. qdev_prop_set_string(dev, "name", "esdhc");
  894. qdev_prop_set_uint64(dev, "size", MPC85XX_ESDHC_REGS_SIZE);
  895. s = SYS_BUS_DEVICE(dev);
  896. sysbus_realize_and_unref(s, &error_fatal);
  897. memory_region_add_subregion(ccsr_addr_space, MPC85XX_ESDHC_REGS_OFFSET,
  898. sysbus_mmio_get_region(s, 0));
  899. /*
  900. * Compatible with:
  901. * - SD Host Controller Specification Version 2.0 Part A2
  902. * (See MPC8569E Reference Manual)
  903. */
  904. dev = qdev_new(TYPE_SYSBUS_SDHCI);
  905. qdev_prop_set_uint8(dev, "sd-spec-version", 2);
  906. qdev_prop_set_uint8(dev, "endianness", DEVICE_BIG_ENDIAN);
  907. qdev_prop_set_uint8(dev, "vendor", SDHCI_VENDOR_FSL);
  908. s = SYS_BUS_DEVICE(dev);
  909. sysbus_realize_and_unref(s, &error_fatal);
  910. sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC85XX_ESDHC_IRQ));
  911. memory_region_add_subregion(ccsr_addr_space, MPC85XX_ESDHC_REGS_OFFSET,
  912. sysbus_mmio_get_region(s, 0));
  913. }
  914. /* General Utility device */
  915. dev = qdev_new("mpc8544-guts");
  916. s = SYS_BUS_DEVICE(dev);
  917. sysbus_realize_and_unref(s, &error_fatal);
  918. memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
  919. sysbus_mmio_get_region(s, 0));
  920. /* PCI */
  921. dev = qdev_new("e500-pcihost");
  922. object_property_add_child(OBJECT(machine), "pci-host", OBJECT(dev));
  923. qdev_prop_set_uint32(dev, "first_slot", pmc->pci_first_slot);
  924. qdev_prop_set_uint32(dev, "first_pin_irq", pci_irq_nrs[0]);
  925. s = SYS_BUS_DEVICE(dev);
  926. sysbus_realize_and_unref(s, &error_fatal);
  927. for (i = 0; i < PCI_NUM_PINS; i++) {
  928. sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, pci_irq_nrs[i]));
  929. }
  930. memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
  931. sysbus_mmio_get_region(s, 0));
  932. pci_bus = PCI_BUS(qdev_get_child_bus(dev, "pci.0"));
  933. if (!pci_bus)
  934. printf("couldn't create PCI controller!\n");
  935. if (pci_bus) {
  936. /* Register network interfaces. */
  937. pci_init_nic_devices(pci_bus, mc->default_nic);
  938. }
  939. /* Register spinning region */
  940. sysbus_create_simple("e500-spin", pmc->spin_base, NULL);
  941. if (pmc->has_mpc8xxx_gpio) {
  942. qemu_irq poweroff_irq;
  943. dev = qdev_new("mpc8xxx_gpio");
  944. s = SYS_BUS_DEVICE(dev);
  945. sysbus_realize_and_unref(s, &error_fatal);
  946. sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8XXX_GPIO_IRQ));
  947. memory_region_add_subregion(ccsr_addr_space, MPC8XXX_GPIO_OFFSET,
  948. sysbus_mmio_get_region(s, 0));
  949. /* Power Off GPIO at Pin 0 */
  950. poweroff_irq = qemu_allocate_irq(ppce500_power_off, NULL, 0);
  951. qdev_connect_gpio_out(dev, 0, poweroff_irq);
  952. }
  953. /* Platform Bus Device */
  954. dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
  955. dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
  956. qdev_prop_set_uint32(dev, "num_irqs", pmc->platform_bus_num_irqs);
  957. qdev_prop_set_uint32(dev, "mmio_size", pmc->platform_bus_size);
  958. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  959. pms->pbus_dev = PLATFORM_BUS_DEVICE(dev);
  960. s = SYS_BUS_DEVICE(pms->pbus_dev);
  961. for (i = 0; i < pmc->platform_bus_num_irqs; i++) {
  962. int irqn = pmc->platform_bus_first_irq + i;
  963. sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, irqn));
  964. }
  965. memory_region_add_subregion(address_space_mem,
  966. pmc->platform_bus_base,
  967. &pms->pbus_dev->mmio);
  968. dinfo = drive_get(IF_PFLASH, 0, 0);
  969. if (dinfo) {
  970. BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
  971. BlockDriverState *bs = blk_bs(blk);
  972. uint64_t mmio_size = memory_region_size(&pms->pbus_dev->mmio);
  973. uint64_t size = bdrv_getlength(bs);
  974. uint32_t sector_len = 64 * KiB;
  975. if (!is_power_of_2(size)) {
  976. error_report("Size of pflash file must be a power of two.");
  977. exit(1);
  978. }
  979. if (size > mmio_size) {
  980. error_report("Size of pflash file must not be bigger than %" PRIu64
  981. " bytes.", mmio_size);
  982. exit(1);
  983. }
  984. if (!QEMU_IS_ALIGNED(size, sector_len)) {
  985. error_report("Size of pflash file must be a multiple of %" PRIu32
  986. ".", sector_len);
  987. exit(1);
  988. }
  989. dev = qdev_new(TYPE_PFLASH_CFI01);
  990. qdev_prop_set_drive(dev, "drive", blk);
  991. qdev_prop_set_uint32(dev, "num-blocks", size / sector_len);
  992. qdev_prop_set_uint64(dev, "sector-length", sector_len);
  993. qdev_prop_set_uint8(dev, "width", 2);
  994. qdev_prop_set_bit(dev, "big-endian", true);
  995. qdev_prop_set_uint16(dev, "id0", 0x89);
  996. qdev_prop_set_uint16(dev, "id1", 0x18);
  997. qdev_prop_set_uint16(dev, "id2", 0x0000);
  998. qdev_prop_set_uint16(dev, "id3", 0x0);
  999. qdev_prop_set_string(dev, "name", "e500.flash");
  1000. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  1001. memory_region_add_subregion(&pms->pbus_dev->mmio, 0,
  1002. pflash_cfi01_get_memory(PFLASH_CFI01(dev)));
  1003. }
  1004. /*
  1005. * Smart firmware defaults ahead!
  1006. *
  1007. * We follow the following table to select which payload we execute.
  1008. *
  1009. * -kernel | -bios | payload
  1010. * ---------+-------+---------
  1011. * N | Y | u-boot
  1012. * N | N | u-boot
  1013. * Y | Y | u-boot
  1014. * Y | N | kernel
  1015. *
  1016. * This ensures backwards compatibility with how we used to expose
  1017. * -kernel to users but allows them to run through u-boot as well.
  1018. */
  1019. kernel_as_payload = false;
  1020. if (machine->firmware == NULL) {
  1021. if (machine->kernel_filename) {
  1022. payload_name = machine->kernel_filename;
  1023. kernel_as_payload = true;
  1024. } else {
  1025. payload_name = "u-boot.e500";
  1026. }
  1027. } else {
  1028. payload_name = machine->firmware;
  1029. }
  1030. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, payload_name);
  1031. if (!filename) {
  1032. error_report("could not find firmware/kernel file '%s'", payload_name);
  1033. exit(1);
  1034. }
  1035. payload_size = load_elf(filename, NULL, NULL, NULL,
  1036. &bios_entry, &loadaddr, NULL, NULL,
  1037. ELFDATA2MSB, PPC_ELF_MACHINE, 0, 0);
  1038. if (payload_size < 0) {
  1039. /*
  1040. * Hrm. No ELF image? Try a uImage, maybe someone is giving us an
  1041. * ePAPR compliant kernel
  1042. */
  1043. loadaddr = LOAD_UIMAGE_LOADADDR_INVALID;
  1044. payload_size = load_uimage(filename, &bios_entry, &loadaddr, NULL,
  1045. NULL, NULL);
  1046. if (payload_size < 0) {
  1047. error_report("could not load firmware '%s'", filename);
  1048. exit(1);
  1049. }
  1050. }
  1051. g_free(filename);
  1052. if (kernel_as_payload) {
  1053. kernel_base = loadaddr;
  1054. kernel_size = payload_size;
  1055. }
  1056. cur_base = loadaddr + payload_size;
  1057. if (cur_base < 32 * MiB) {
  1058. /* u-boot occupies memory up to 32MB, so load blobs above */
  1059. cur_base = 32 * MiB;
  1060. }
  1061. /* Load bare kernel only if no bios/u-boot has been provided */
  1062. if (machine->kernel_filename && !kernel_as_payload) {
  1063. kernel_base = cur_base;
  1064. kernel_size = load_image_targphys(machine->kernel_filename,
  1065. cur_base,
  1066. machine->ram_size - cur_base);
  1067. if (kernel_size < 0) {
  1068. error_report("could not load kernel '%s'",
  1069. machine->kernel_filename);
  1070. exit(1);
  1071. }
  1072. cur_base += kernel_size;
  1073. }
  1074. /* Load initrd. */
  1075. if (machine->initrd_filename) {
  1076. initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK;
  1077. initrd_size = load_image_targphys(machine->initrd_filename, initrd_base,
  1078. machine->ram_size - initrd_base);
  1079. if (initrd_size < 0) {
  1080. error_report("could not load initial ram disk '%s'",
  1081. machine->initrd_filename);
  1082. exit(1);
  1083. }
  1084. cur_base = initrd_base + initrd_size;
  1085. }
  1086. /*
  1087. * Reserve space for dtb behind the kernel image because Linux has a bug
  1088. * where it can only handle the dtb if it's within the first 64MB of where
  1089. * <kernel> starts. dtb cannot not reach initrd_base because INITRD_LOAD_PAD
  1090. * ensures enough space between kernel and initrd.
  1091. */
  1092. dt_base = (loadaddr + payload_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
  1093. if (dt_base + DTB_MAX_SIZE > machine->ram_size) {
  1094. error_report("not enough memory for device tree");
  1095. exit(1);
  1096. }
  1097. dt_size = ppce500_prep_device_tree(pms, dt_base,
  1098. initrd_base, initrd_size,
  1099. kernel_base, kernel_size);
  1100. if (dt_size < 0) {
  1101. error_report("couldn't load device tree");
  1102. exit(1);
  1103. }
  1104. assert(dt_size < DTB_MAX_SIZE);
  1105. boot_info->entry = bios_entry;
  1106. boot_info->dt_base = dt_base;
  1107. boot_info->dt_size = dt_size;
  1108. }
  1109. static void e500_ccsr_initfn(Object *obj)
  1110. {
  1111. PPCE500CCSRState *ccsr = CCSR(obj);
  1112. memory_region_init(&ccsr->ccsr_space, obj, "e500-ccsr",
  1113. MPC8544_CCSRBAR_SIZE);
  1114. }
  1115. static const TypeInfo e500_ccsr_info = {
  1116. .name = TYPE_CCSR,
  1117. .parent = TYPE_SYS_BUS_DEVICE,
  1118. .instance_size = sizeof(PPCE500CCSRState),
  1119. .instance_init = e500_ccsr_initfn,
  1120. };
  1121. static const TypeInfo ppce500_info = {
  1122. .name = TYPE_PPCE500_MACHINE,
  1123. .parent = TYPE_MACHINE,
  1124. .abstract = true,
  1125. .instance_size = sizeof(PPCE500MachineState),
  1126. .class_size = sizeof(PPCE500MachineClass),
  1127. };
  1128. static void e500_register_types(void)
  1129. {
  1130. type_register_static(&e500_ccsr_info);
  1131. type_register_static(&ppce500_info);
  1132. }
  1133. type_init(e500_register_types)