2
0

q35.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. /*
  2. * QEMU MCH/ICH9 PCI Bridge Emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. * Copyright (c) 2009, 2010, 2011
  6. * Isaku Yamahata <yamahata at valinux co jp>
  7. * VA Linux Systems Japan K.K.
  8. * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
  9. *
  10. * This is based on piix.c, but heavily modified.
  11. *
  12. * Permission is hereby granted, free of charge, to any person obtaining a copy
  13. * of this software and associated documentation files (the "Software"), to deal
  14. * in the Software without restriction, including without limitation the rights
  15. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  16. * copies of the Software, and to permit persons to whom the Software is
  17. * furnished to do so, subject to the following conditions:
  18. *
  19. * The above copyright notice and this permission notice shall be included in
  20. * all copies or substantial portions of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  27. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  28. * THE SOFTWARE.
  29. */
  30. #include "qemu/osdep.h"
  31. #include "qemu/log.h"
  32. #include "hw/i386/pc.h"
  33. #include "hw/pci-host/q35.h"
  34. #include "hw/qdev-properties.h"
  35. #include "migration/vmstate.h"
  36. #include "qapi/error.h"
  37. #include "qapi/visitor.h"
  38. #include "qemu/module.h"
  39. /****************************************************************************
  40. * Q35 host
  41. */
  42. #define Q35_PCI_HOST_HOLE64_SIZE_DEFAULT (1ULL << 35)
  43. static void q35_host_realize(DeviceState *dev, Error **errp)
  44. {
  45. PCIHostState *pci = PCI_HOST_BRIDGE(dev);
  46. Q35PCIHost *s = Q35_HOST_DEVICE(dev);
  47. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  48. memory_region_add_subregion(s->mch.address_space_io,
  49. MCH_HOST_BRIDGE_CONFIG_ADDR, &pci->conf_mem);
  50. sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, 4);
  51. memory_region_add_subregion(s->mch.address_space_io,
  52. MCH_HOST_BRIDGE_CONFIG_DATA, &pci->data_mem);
  53. sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, 4);
  54. /* register q35 0xcf8 port as coalesced pio */
  55. memory_region_set_flush_coalesced(&pci->data_mem);
  56. memory_region_add_coalescing(&pci->conf_mem, 0, 4);
  57. pci->bus = pci_root_bus_new(DEVICE(s), "pcie.0",
  58. s->mch.pci_address_space,
  59. s->mch.address_space_io,
  60. 0, TYPE_PCIE_BUS);
  61. qdev_realize(DEVICE(&s->mch), BUS(pci->bus), &error_fatal);
  62. }
  63. static const char *q35_host_root_bus_path(PCIHostState *host_bridge,
  64. PCIBus *rootbus)
  65. {
  66. return "0000:00";
  67. }
  68. static void q35_host_get_pci_hole_start(Object *obj, Visitor *v,
  69. const char *name, void *opaque,
  70. Error **errp)
  71. {
  72. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  73. uint64_t val64;
  74. uint32_t value;
  75. val64 = range_is_empty(&s->mch.pci_hole)
  76. ? 0 : range_lob(&s->mch.pci_hole);
  77. value = val64;
  78. assert(value == val64);
  79. visit_type_uint32(v, name, &value, errp);
  80. }
  81. static void q35_host_get_pci_hole_end(Object *obj, Visitor *v,
  82. const char *name, void *opaque,
  83. Error **errp)
  84. {
  85. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  86. uint64_t val64;
  87. uint32_t value;
  88. val64 = range_is_empty(&s->mch.pci_hole)
  89. ? 0 : range_upb(&s->mch.pci_hole) + 1;
  90. value = val64;
  91. assert(value == val64);
  92. visit_type_uint32(v, name, &value, errp);
  93. }
  94. /*
  95. * The 64bit PCI hole start is set by the Guest firmware
  96. * as the address of the first 64bit PCI MEM resource.
  97. * If no PCI device has resources on the 64bit area,
  98. * the 64bit PCI hole will start after "over 4G RAM" and the
  99. * reserved space for memory hotplug if any.
  100. */
  101. static uint64_t q35_host_get_pci_hole64_start_value(Object *obj)
  102. {
  103. PCIHostState *h = PCI_HOST_BRIDGE(obj);
  104. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  105. Range w64;
  106. uint64_t value;
  107. pci_bus_get_w64_range(h->bus, &w64);
  108. value = range_is_empty(&w64) ? 0 : range_lob(&w64);
  109. if (!value && s->pci_hole64_fix) {
  110. value = pc_pci_hole64_start();
  111. }
  112. return value;
  113. }
  114. static void q35_host_get_pci_hole64_start(Object *obj, Visitor *v,
  115. const char *name, void *opaque,
  116. Error **errp)
  117. {
  118. uint64_t hole64_start = q35_host_get_pci_hole64_start_value(obj);
  119. visit_type_uint64(v, name, &hole64_start, errp);
  120. }
  121. /*
  122. * The 64bit PCI hole end is set by the Guest firmware
  123. * as the address of the last 64bit PCI MEM resource.
  124. * Then it is expanded to the PCI_HOST_PROP_PCI_HOLE64_SIZE
  125. * that can be configured by the user.
  126. */
  127. static void q35_host_get_pci_hole64_end(Object *obj, Visitor *v,
  128. const char *name, void *opaque,
  129. Error **errp)
  130. {
  131. PCIHostState *h = PCI_HOST_BRIDGE(obj);
  132. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  133. uint64_t hole64_start = q35_host_get_pci_hole64_start_value(obj);
  134. Range w64;
  135. uint64_t value, hole64_end;
  136. pci_bus_get_w64_range(h->bus, &w64);
  137. value = range_is_empty(&w64) ? 0 : range_upb(&w64) + 1;
  138. hole64_end = ROUND_UP(hole64_start + s->mch.pci_hole64_size, 1ULL << 30);
  139. if (s->pci_hole64_fix && value < hole64_end) {
  140. value = hole64_end;
  141. }
  142. visit_type_uint64(v, name, &value, errp);
  143. }
  144. /*
  145. * NOTE: setting defaults for the mch.* fields in this table
  146. * doesn't work, because mch is a separate QOM object that is
  147. * zeroed by the object_initialize(&s->mch, ...) call inside
  148. * q35_host_initfn(). The default values for those
  149. * properties need to be initialized manually by
  150. * q35_host_initfn() after the object_initialize() call.
  151. */
  152. static const Property q35_host_props[] = {
  153. DEFINE_PROP_UINT64(PCIE_HOST_MCFG_BASE, Q35PCIHost, parent_obj.base_addr,
  154. MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT),
  155. DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, Q35PCIHost,
  156. mch.pci_hole64_size, Q35_PCI_HOST_HOLE64_SIZE_DEFAULT),
  157. DEFINE_PROP_SIZE(PCI_HOST_BELOW_4G_MEM_SIZE, Q35PCIHost,
  158. mch.below_4g_mem_size, 0),
  159. DEFINE_PROP_SIZE(PCI_HOST_ABOVE_4G_MEM_SIZE, Q35PCIHost,
  160. mch.above_4g_mem_size, 0),
  161. DEFINE_PROP_BOOL(PCI_HOST_PROP_SMM_RANGES, Q35PCIHost,
  162. mch.has_smm_ranges, true),
  163. DEFINE_PROP_BOOL("x-pci-hole64-fix", Q35PCIHost, pci_hole64_fix, true),
  164. };
  165. static void q35_host_class_init(ObjectClass *klass, void *data)
  166. {
  167. DeviceClass *dc = DEVICE_CLASS(klass);
  168. PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
  169. hc->root_bus_path = q35_host_root_bus_path;
  170. dc->realize = q35_host_realize;
  171. device_class_set_props(dc, q35_host_props);
  172. /* Reason: needs to be wired up by pc_q35_init */
  173. dc->user_creatable = false;
  174. set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
  175. dc->fw_name = "pci";
  176. }
  177. static void q35_host_initfn(Object *obj)
  178. {
  179. Q35PCIHost *s = Q35_HOST_DEVICE(obj);
  180. PCIHostState *phb = PCI_HOST_BRIDGE(obj);
  181. PCIExpressHost *pehb = PCIE_HOST_BRIDGE(obj);
  182. memory_region_init_io(&phb->conf_mem, obj, &pci_host_conf_le_ops, phb,
  183. "pci-conf-idx", 4);
  184. memory_region_init_io(&phb->data_mem, obj, &pci_host_data_le_ops, phb,
  185. "pci-conf-data", 4);
  186. object_initialize_child(OBJECT(s), "mch", &s->mch, TYPE_MCH_PCI_DEVICE);
  187. qdev_prop_set_int32(DEVICE(&s->mch), "addr", PCI_DEVFN(0, 0));
  188. qdev_prop_set_bit(DEVICE(&s->mch), "multifunction", false);
  189. /* mch's object_initialize resets the default value, set it again */
  190. qdev_prop_set_uint64(DEVICE(s), PCI_HOST_PROP_PCI_HOLE64_SIZE,
  191. Q35_PCI_HOST_HOLE64_SIZE_DEFAULT);
  192. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "uint32",
  193. q35_host_get_pci_hole_start,
  194. NULL, NULL, NULL);
  195. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "uint32",
  196. q35_host_get_pci_hole_end,
  197. NULL, NULL, NULL);
  198. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "uint64",
  199. q35_host_get_pci_hole64_start,
  200. NULL, NULL, NULL);
  201. object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "uint64",
  202. q35_host_get_pci_hole64_end,
  203. NULL, NULL, NULL);
  204. object_property_add_uint64_ptr(obj, PCIE_HOST_MCFG_SIZE,
  205. &pehb->size, OBJ_PROP_FLAG_READ);
  206. object_property_add_link(obj, PCI_HOST_PROP_RAM_MEM, TYPE_MEMORY_REGION,
  207. (Object **) &s->mch.ram_memory,
  208. qdev_prop_allow_set_link_before_realize, 0);
  209. object_property_add_link(obj, PCI_HOST_PROP_PCI_MEM, TYPE_MEMORY_REGION,
  210. (Object **) &s->mch.pci_address_space,
  211. qdev_prop_allow_set_link_before_realize, 0);
  212. object_property_add_link(obj, PCI_HOST_PROP_SYSTEM_MEM, TYPE_MEMORY_REGION,
  213. (Object **) &s->mch.system_memory,
  214. qdev_prop_allow_set_link_before_realize, 0);
  215. object_property_add_link(obj, PCI_HOST_PROP_IO_MEM, TYPE_MEMORY_REGION,
  216. (Object **) &s->mch.address_space_io,
  217. qdev_prop_allow_set_link_before_realize, 0);
  218. }
  219. static const TypeInfo q35_host_info = {
  220. .name = TYPE_Q35_HOST_DEVICE,
  221. .parent = TYPE_PCIE_HOST_BRIDGE,
  222. .instance_size = sizeof(Q35PCIHost),
  223. .instance_init = q35_host_initfn,
  224. .class_init = q35_host_class_init,
  225. };
  226. /****************************************************************************
  227. * MCH D0:F0
  228. */
  229. static uint64_t blackhole_read(void *ptr, hwaddr reg, unsigned size)
  230. {
  231. return 0xffffffff;
  232. }
  233. static void blackhole_write(void *opaque, hwaddr addr, uint64_t val,
  234. unsigned width)
  235. {
  236. /* nothing */
  237. }
  238. static const MemoryRegionOps blackhole_ops = {
  239. .read = blackhole_read,
  240. .write = blackhole_write,
  241. .valid.min_access_size = 1,
  242. .valid.max_access_size = 4,
  243. .impl.min_access_size = 4,
  244. .impl.max_access_size = 4,
  245. .endianness = DEVICE_LITTLE_ENDIAN,
  246. };
  247. /* PCIe MMCFG */
  248. static void mch_update_pciexbar(MCHPCIState *mch)
  249. {
  250. PCIDevice *pci_dev = PCI_DEVICE(mch);
  251. BusState *bus = qdev_get_parent_bus(DEVICE(mch));
  252. PCIExpressHost *pehb = PCIE_HOST_BRIDGE(bus->parent);
  253. uint64_t pciexbar;
  254. int enable;
  255. uint64_t addr;
  256. uint64_t addr_mask;
  257. uint32_t length;
  258. pciexbar = pci_get_quad(pci_dev->config + MCH_HOST_BRIDGE_PCIEXBAR);
  259. enable = pciexbar & MCH_HOST_BRIDGE_PCIEXBAREN;
  260. addr_mask = MCH_HOST_BRIDGE_PCIEXBAR_ADMSK;
  261. switch (pciexbar & MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK) {
  262. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M:
  263. length = 256 * 1024 * 1024;
  264. break;
  265. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M:
  266. length = 128 * 1024 * 1024;
  267. addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK |
  268. MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
  269. break;
  270. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M:
  271. length = 64 * 1024 * 1024;
  272. addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
  273. break;
  274. case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD:
  275. qemu_log_mask(LOG_GUEST_ERROR, "Q35: Reserved PCIEXBAR LENGTH\n");
  276. return;
  277. default:
  278. abort();
  279. }
  280. addr = pciexbar & addr_mask;
  281. pcie_host_mmcfg_update(pehb, enable, addr, length);
  282. }
  283. /* PAM */
  284. static void mch_update_pam(MCHPCIState *mch)
  285. {
  286. PCIDevice *pd = PCI_DEVICE(mch);
  287. int i;
  288. memory_region_transaction_begin();
  289. for (i = 0; i < 13; i++) {
  290. pam_update(&mch->pam_regions[i], i,
  291. pd->config[MCH_HOST_BRIDGE_PAM0 + DIV_ROUND_UP(i, 2)]);
  292. }
  293. memory_region_transaction_commit();
  294. }
  295. /* SMRAM */
  296. static void mch_update_smram(MCHPCIState *mch)
  297. {
  298. PCIDevice *pd = PCI_DEVICE(mch);
  299. bool h_smrame = (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_H_SMRAME);
  300. uint32_t tseg_size;
  301. /* implement SMRAM.D_LCK */
  302. if (pd->config[MCH_HOST_BRIDGE_SMRAM] & MCH_HOST_BRIDGE_SMRAM_D_LCK) {
  303. pd->config[MCH_HOST_BRIDGE_SMRAM] &= ~MCH_HOST_BRIDGE_SMRAM_D_OPEN;
  304. pd->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK_LCK;
  305. pd->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK_LCK;
  306. }
  307. memory_region_transaction_begin();
  308. if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_D_OPEN) {
  309. /* Hide (!) low SMRAM if H_SMRAME = 1 */
  310. memory_region_set_enabled(&mch->smram_region, h_smrame);
  311. /* Show high SMRAM if H_SMRAME = 1 */
  312. memory_region_set_enabled(&mch->open_high_smram, h_smrame);
  313. } else {
  314. /* Hide high SMRAM and low SMRAM */
  315. memory_region_set_enabled(&mch->smram_region, true);
  316. memory_region_set_enabled(&mch->open_high_smram, false);
  317. }
  318. if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_G_SMRAME) {
  319. memory_region_set_enabled(&mch->low_smram, !h_smrame);
  320. memory_region_set_enabled(&mch->high_smram, h_smrame);
  321. } else {
  322. memory_region_set_enabled(&mch->low_smram, false);
  323. memory_region_set_enabled(&mch->high_smram, false);
  324. }
  325. if ((pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_T_EN) &&
  326. (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_G_SMRAME)) {
  327. switch (pd->config[MCH_HOST_BRIDGE_ESMRAMC] &
  328. MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_MASK) {
  329. case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_1MB:
  330. tseg_size = 1024 * 1024;
  331. break;
  332. case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_2MB:
  333. tseg_size = 1024 * 1024 * 2;
  334. break;
  335. case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_8MB:
  336. tseg_size = 1024 * 1024 * 8;
  337. break;
  338. default:
  339. tseg_size = 1024 * 1024 * (uint32_t)mch->ext_tseg_mbytes;
  340. break;
  341. }
  342. } else {
  343. tseg_size = 0;
  344. }
  345. memory_region_del_subregion(mch->system_memory, &mch->tseg_blackhole);
  346. memory_region_set_enabled(&mch->tseg_blackhole, tseg_size);
  347. memory_region_set_size(&mch->tseg_blackhole, tseg_size);
  348. memory_region_add_subregion_overlap(mch->system_memory,
  349. mch->below_4g_mem_size - tseg_size,
  350. &mch->tseg_blackhole, 1);
  351. memory_region_set_enabled(&mch->tseg_window, tseg_size);
  352. memory_region_set_size(&mch->tseg_window, tseg_size);
  353. memory_region_set_address(&mch->tseg_window,
  354. mch->below_4g_mem_size - tseg_size);
  355. memory_region_set_alias_offset(&mch->tseg_window,
  356. mch->below_4g_mem_size - tseg_size);
  357. memory_region_transaction_commit();
  358. }
  359. static void mch_update_ext_tseg_mbytes(MCHPCIState *mch)
  360. {
  361. PCIDevice *pd = PCI_DEVICE(mch);
  362. uint8_t *reg = pd->config + MCH_HOST_BRIDGE_EXT_TSEG_MBYTES;
  363. if (mch->ext_tseg_mbytes > 0 &&
  364. pci_get_word(reg) == MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_QUERY) {
  365. pci_set_word(reg, mch->ext_tseg_mbytes);
  366. }
  367. }
  368. static void mch_update_smbase_smram(MCHPCIState *mch)
  369. {
  370. PCIDevice *pd = PCI_DEVICE(mch);
  371. uint8_t *reg = pd->config + MCH_HOST_BRIDGE_F_SMBASE;
  372. bool lck;
  373. if (!mch->has_smram_at_smbase) {
  374. return;
  375. }
  376. if (*reg == MCH_HOST_BRIDGE_F_SMBASE_QUERY) {
  377. pd->wmask[MCH_HOST_BRIDGE_F_SMBASE] =
  378. MCH_HOST_BRIDGE_F_SMBASE_LCK;
  379. *reg = MCH_HOST_BRIDGE_F_SMBASE_IN_RAM;
  380. return;
  381. }
  382. /*
  383. * default/reset state, discard written value
  384. * which will disable SMRAM balackhole at SMBASE
  385. */
  386. if (pd->wmask[MCH_HOST_BRIDGE_F_SMBASE] == 0xff) {
  387. *reg = 0x00;
  388. }
  389. memory_region_transaction_begin();
  390. if (*reg & MCH_HOST_BRIDGE_F_SMBASE_LCK) {
  391. /* disable all writes */
  392. pd->wmask[MCH_HOST_BRIDGE_F_SMBASE] &=
  393. ~MCH_HOST_BRIDGE_F_SMBASE_LCK;
  394. *reg = MCH_HOST_BRIDGE_F_SMBASE_LCK;
  395. lck = true;
  396. } else {
  397. lck = false;
  398. }
  399. memory_region_set_enabled(&mch->smbase_blackhole, lck);
  400. memory_region_set_enabled(&mch->smbase_window, lck);
  401. memory_region_transaction_commit();
  402. }
  403. static void mch_write_config(PCIDevice *d,
  404. uint32_t address, uint32_t val, int len)
  405. {
  406. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  407. pci_default_write_config(d, address, val, len);
  408. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0,
  409. MCH_HOST_BRIDGE_PAM_SIZE)) {
  410. mch_update_pam(mch);
  411. }
  412. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PCIEXBAR,
  413. MCH_HOST_BRIDGE_PCIEXBAR_SIZE)) {
  414. mch_update_pciexbar(mch);
  415. }
  416. if (!mch->has_smm_ranges) {
  417. return;
  418. }
  419. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_SMRAM,
  420. MCH_HOST_BRIDGE_SMRAM_SIZE)) {
  421. mch_update_smram(mch);
  422. }
  423. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_EXT_TSEG_MBYTES,
  424. MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_SIZE)) {
  425. mch_update_ext_tseg_mbytes(mch);
  426. }
  427. if (ranges_overlap(address, len, MCH_HOST_BRIDGE_F_SMBASE, 1)) {
  428. mch_update_smbase_smram(mch);
  429. }
  430. }
  431. static void mch_update(MCHPCIState *mch)
  432. {
  433. mch_update_pciexbar(mch);
  434. mch_update_pam(mch);
  435. if (mch->has_smm_ranges) {
  436. mch_update_smram(mch);
  437. mch_update_ext_tseg_mbytes(mch);
  438. mch_update_smbase_smram(mch);
  439. }
  440. /*
  441. * pci hole goes from end-of-low-ram to io-apic.
  442. * mmconfig will be excluded by the dsdt builder.
  443. */
  444. range_set_bounds(&mch->pci_hole,
  445. mch->below_4g_mem_size,
  446. IO_APIC_DEFAULT_ADDRESS - 1);
  447. }
  448. static int mch_post_load(void *opaque, int version_id)
  449. {
  450. MCHPCIState *mch = opaque;
  451. mch_update(mch);
  452. return 0;
  453. }
  454. static const VMStateDescription vmstate_mch = {
  455. .name = "mch",
  456. .version_id = 1,
  457. .minimum_version_id = 1,
  458. .post_load = mch_post_load,
  459. .fields = (const VMStateField[]) {
  460. VMSTATE_PCI_DEVICE(parent_obj, MCHPCIState),
  461. /* Used to be smm_enabled, which was basically always zero because
  462. * SeaBIOS hardly uses SMM. SMRAM is now handled by CPU code.
  463. */
  464. VMSTATE_UNUSED(1),
  465. VMSTATE_END_OF_LIST()
  466. }
  467. };
  468. static void mch_reset(DeviceState *qdev)
  469. {
  470. PCIDevice *d = PCI_DEVICE(qdev);
  471. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  472. pci_set_quad(d->config + MCH_HOST_BRIDGE_PCIEXBAR,
  473. MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT);
  474. if (mch->has_smm_ranges) {
  475. d->config[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_DEFAULT;
  476. d->config[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_DEFAULT;
  477. d->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK;
  478. d->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK;
  479. if (mch->ext_tseg_mbytes > 0) {
  480. pci_set_word(d->config + MCH_HOST_BRIDGE_EXT_TSEG_MBYTES,
  481. MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_QUERY);
  482. }
  483. d->config[MCH_HOST_BRIDGE_F_SMBASE] = 0;
  484. d->wmask[MCH_HOST_BRIDGE_F_SMBASE] = 0xff;
  485. }
  486. mch_update(mch);
  487. }
  488. static void mch_realize(PCIDevice *d, Error **errp)
  489. {
  490. int i;
  491. MCHPCIState *mch = MCH_PCI_DEVICE(d);
  492. if (mch->ext_tseg_mbytes > MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_MAX) {
  493. error_setg(errp, "invalid extended-tseg-mbytes value: %" PRIu16,
  494. mch->ext_tseg_mbytes);
  495. return;
  496. }
  497. /* setup pci memory mapping */
  498. pc_pci_as_mapping_init(mch->system_memory, mch->pci_address_space);
  499. /* PAM */
  500. init_pam(&mch->pam_regions[0], OBJECT(mch), mch->ram_memory,
  501. mch->system_memory, mch->pci_address_space,
  502. PAM_BIOS_BASE, PAM_BIOS_SIZE);
  503. for (i = 0; i < ARRAY_SIZE(mch->pam_regions) - 1; ++i) {
  504. init_pam(&mch->pam_regions[i + 1], OBJECT(mch), mch->ram_memory,
  505. mch->system_memory, mch->pci_address_space,
  506. PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE, PAM_EXPAN_SIZE);
  507. }
  508. if (!mch->has_smm_ranges) {
  509. return;
  510. }
  511. /* if *disabled* show SMRAM to all CPUs */
  512. memory_region_init_alias(&mch->smram_region, OBJECT(mch), "smram-region",
  513. mch->pci_address_space, MCH_HOST_BRIDGE_SMRAM_C_BASE,
  514. MCH_HOST_BRIDGE_SMRAM_C_SIZE);
  515. memory_region_add_subregion_overlap(mch->system_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
  516. &mch->smram_region, 1);
  517. memory_region_set_enabled(&mch->smram_region, true);
  518. memory_region_init_alias(&mch->open_high_smram, OBJECT(mch), "smram-open-high",
  519. mch->ram_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
  520. MCH_HOST_BRIDGE_SMRAM_C_SIZE);
  521. memory_region_add_subregion_overlap(mch->system_memory, 0xfeda0000,
  522. &mch->open_high_smram, 1);
  523. memory_region_set_enabled(&mch->open_high_smram, false);
  524. /* smram, as seen by SMM CPUs */
  525. memory_region_init(&mch->smram, OBJECT(mch), "smram", 4 * GiB);
  526. memory_region_set_enabled(&mch->smram, true);
  527. memory_region_init_alias(&mch->low_smram, OBJECT(mch), "smram-low",
  528. mch->ram_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
  529. MCH_HOST_BRIDGE_SMRAM_C_SIZE);
  530. memory_region_set_enabled(&mch->low_smram, true);
  531. memory_region_add_subregion(&mch->smram, MCH_HOST_BRIDGE_SMRAM_C_BASE,
  532. &mch->low_smram);
  533. memory_region_init_alias(&mch->high_smram, OBJECT(mch), "smram-high",
  534. mch->ram_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
  535. MCH_HOST_BRIDGE_SMRAM_C_SIZE);
  536. memory_region_set_enabled(&mch->high_smram, true);
  537. memory_region_add_subregion(&mch->smram, 0xfeda0000, &mch->high_smram);
  538. memory_region_init_io(&mch->tseg_blackhole, OBJECT(mch),
  539. &blackhole_ops, NULL,
  540. "tseg-blackhole", 0);
  541. memory_region_set_enabled(&mch->tseg_blackhole, false);
  542. memory_region_add_subregion_overlap(mch->system_memory,
  543. mch->below_4g_mem_size,
  544. &mch->tseg_blackhole, 1);
  545. memory_region_init_alias(&mch->tseg_window, OBJECT(mch), "tseg-window",
  546. mch->ram_memory, mch->below_4g_mem_size, 0);
  547. memory_region_set_enabled(&mch->tseg_window, false);
  548. memory_region_add_subregion(&mch->smram, mch->below_4g_mem_size,
  549. &mch->tseg_window);
  550. /*
  551. * This is not what hardware does, so it's QEMU specific hack.
  552. * See commit message for details.
  553. */
  554. memory_region_init_io(&mch->smbase_blackhole, OBJECT(mch), &blackhole_ops,
  555. NULL, "smbase-blackhole",
  556. MCH_HOST_BRIDGE_SMBASE_SIZE);
  557. memory_region_set_enabled(&mch->smbase_blackhole, false);
  558. memory_region_add_subregion_overlap(mch->system_memory,
  559. MCH_HOST_BRIDGE_SMBASE_ADDR,
  560. &mch->smbase_blackhole, 1);
  561. memory_region_init_alias(&mch->smbase_window, OBJECT(mch),
  562. "smbase-window", mch->ram_memory,
  563. MCH_HOST_BRIDGE_SMBASE_ADDR,
  564. MCH_HOST_BRIDGE_SMBASE_SIZE);
  565. memory_region_set_enabled(&mch->smbase_window, false);
  566. memory_region_add_subregion(&mch->smram, MCH_HOST_BRIDGE_SMBASE_ADDR,
  567. &mch->smbase_window);
  568. object_property_add_const_link(qdev_get_machine(), "smram",
  569. OBJECT(&mch->smram));
  570. }
  571. static const Property mch_props[] = {
  572. DEFINE_PROP_UINT16("extended-tseg-mbytes", MCHPCIState, ext_tseg_mbytes,
  573. 16),
  574. DEFINE_PROP_BOOL("smbase-smram", MCHPCIState, has_smram_at_smbase, true),
  575. };
  576. static void mch_class_init(ObjectClass *klass, void *data)
  577. {
  578. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  579. DeviceClass *dc = DEVICE_CLASS(klass);
  580. k->realize = mch_realize;
  581. k->config_write = mch_write_config;
  582. device_class_set_legacy_reset(dc, mch_reset);
  583. device_class_set_props(dc, mch_props);
  584. set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
  585. dc->desc = "Host bridge";
  586. dc->vmsd = &vmstate_mch;
  587. k->vendor_id = PCI_VENDOR_ID_INTEL;
  588. /*
  589. * The 'q35' machine type implements an Intel Series 3 chipset,
  590. * of which there are several variants. The key difference between
  591. * the 82P35 MCH ('p35') and 82Q35 GMCH ('q35') variants is that
  592. * the latter has an integrated graphics adapter. QEMU does not
  593. * implement integrated graphics, so uses the PCI ID for the 82P35
  594. * chipset.
  595. */
  596. k->device_id = PCI_DEVICE_ID_INTEL_P35_MCH;
  597. k->revision = MCH_HOST_BRIDGE_REVISION_DEFAULT;
  598. k->class_id = PCI_CLASS_BRIDGE_HOST;
  599. /*
  600. * PCI-facing part of the host bridge, not usable without the
  601. * host-facing part, which can't be device_add'ed, yet.
  602. */
  603. dc->user_creatable = false;
  604. }
  605. static const TypeInfo mch_info = {
  606. .name = TYPE_MCH_PCI_DEVICE,
  607. .parent = TYPE_PCI_DEVICE,
  608. .instance_size = sizeof(MCHPCIState),
  609. .class_init = mch_class_init,
  610. .interfaces = (InterfaceInfo[]) {
  611. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  612. { },
  613. },
  614. };
  615. static void q35_register(void)
  616. {
  617. type_register_static(&mch_info);
  618. type_register_static(&q35_host_info);
  619. }
  620. type_init(q35_register);