2
0

ppce500.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * QEMU PowerPC E500 embedded processors pci controller emulation
  3. *
  4. * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
  5. *
  6. * Author: Yu Liu, <yu.liu@freescale.com>
  7. *
  8. * This file is derived from ppc4xx_pci.c,
  9. * the copyright for that material belongs to the original owners.
  10. *
  11. * This is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include "qemu/osdep.h"
  17. #include "hw/irq.h"
  18. #include "hw/ppc/e500-ccsr.h"
  19. #include "hw/qdev-properties.h"
  20. #include "migration/vmstate.h"
  21. #include "hw/pci/pci_device.h"
  22. #include "hw/pci/pci_host.h"
  23. #include "qemu/bswap.h"
  24. #include "hw/pci-host/ppce500.h"
  25. #include "qom/object.h"
  26. #ifdef DEBUG_PCI
  27. #define pci_debug(fmt, ...) fprintf(stderr, fmt, ## __VA_ARGS__)
  28. #else
  29. #define pci_debug(fmt, ...)
  30. #endif
  31. #define PCIE500_CFGADDR 0x0
  32. #define PCIE500_CFGDATA 0x4
  33. #define PCIE500_REG_BASE 0xC00
  34. #define PCIE500_ALL_SIZE 0x1000
  35. #define PCIE500_REG_SIZE (PCIE500_ALL_SIZE - PCIE500_REG_BASE)
  36. #define PCIE500_PCI_IOLEN 0x10000ULL
  37. #define PPCE500_PCI_CONFIG_ADDR 0x0
  38. #define PPCE500_PCI_CONFIG_DATA 0x4
  39. #define PPCE500_PCI_INTACK 0x8
  40. #define PPCE500_PCI_OW1 (0xC20 - PCIE500_REG_BASE)
  41. #define PPCE500_PCI_OW2 (0xC40 - PCIE500_REG_BASE)
  42. #define PPCE500_PCI_OW3 (0xC60 - PCIE500_REG_BASE)
  43. #define PPCE500_PCI_OW4 (0xC80 - PCIE500_REG_BASE)
  44. #define PPCE500_PCI_IW3 (0xDA0 - PCIE500_REG_BASE)
  45. #define PPCE500_PCI_IW2 (0xDC0 - PCIE500_REG_BASE)
  46. #define PPCE500_PCI_IW1 (0xDE0 - PCIE500_REG_BASE)
  47. #define PPCE500_PCI_GASKET_TIMR (0xE20 - PCIE500_REG_BASE)
  48. #define PCI_POTAR 0x0
  49. #define PCI_POTEAR 0x4
  50. #define PCI_POWBAR 0x8
  51. #define PCI_POWAR 0x10
  52. #define PCI_PITAR 0x0
  53. #define PCI_PIWBAR 0x8
  54. #define PCI_PIWBEAR 0xC
  55. #define PCI_PIWAR 0x10
  56. #define PPCE500_PCI_NR_POBS 5
  57. #define PPCE500_PCI_NR_PIBS 3
  58. #define PIWAR_EN 0x80000000 /* Enable */
  59. #define PIWAR_PF 0x20000000 /* prefetch */
  60. #define PIWAR_TGI_LOCAL 0x00f00000 /* target - local memory */
  61. #define PIWAR_READ_SNOOP 0x00050000
  62. #define PIWAR_WRITE_SNOOP 0x00005000
  63. #define PIWAR_SZ_MASK 0x0000003f
  64. struct pci_outbound {
  65. uint32_t potar;
  66. uint32_t potear;
  67. uint32_t powbar;
  68. uint32_t powar;
  69. MemoryRegion mem;
  70. };
  71. struct pci_inbound {
  72. uint32_t pitar;
  73. uint32_t piwbar;
  74. uint32_t piwbear;
  75. uint32_t piwar;
  76. MemoryRegion mem;
  77. };
  78. #define TYPE_PPC_E500_PCI_HOST_BRIDGE "e500-pcihost"
  79. OBJECT_DECLARE_SIMPLE_TYPE(PPCE500PCIState, PPC_E500_PCI_HOST_BRIDGE)
  80. struct PPCE500PCIState {
  81. PCIHostState parent_obj;
  82. struct pci_outbound pob[PPCE500_PCI_NR_POBS];
  83. struct pci_inbound pib[PPCE500_PCI_NR_PIBS];
  84. uint32_t gasket_time;
  85. qemu_irq irq[PCI_NUM_PINS];
  86. uint32_t irq_num[PCI_NUM_PINS];
  87. uint32_t first_slot;
  88. uint32_t first_pin_irq;
  89. AddressSpace bm_as;
  90. MemoryRegion bm;
  91. /* mmio maps */
  92. MemoryRegion container;
  93. MemoryRegion iomem;
  94. MemoryRegion pio;
  95. MemoryRegion busmem;
  96. };
  97. #define TYPE_PPC_E500_PCI_BRIDGE "e500-host-bridge"
  98. OBJECT_DECLARE_SIMPLE_TYPE(PPCE500PCIBridgeState, PPC_E500_PCI_BRIDGE)
  99. struct PPCE500PCIBridgeState {
  100. /*< private >*/
  101. PCIDevice parent;
  102. /*< public >*/
  103. MemoryRegion bar0;
  104. };
  105. static uint64_t pci_reg_read4(void *opaque, hwaddr addr,
  106. unsigned size)
  107. {
  108. PPCE500PCIState *pci = opaque;
  109. unsigned long win;
  110. uint32_t value = 0;
  111. int idx;
  112. win = addr & 0xfe0;
  113. switch (win) {
  114. case PPCE500_PCI_OW1:
  115. case PPCE500_PCI_OW2:
  116. case PPCE500_PCI_OW3:
  117. case PPCE500_PCI_OW4:
  118. idx = (addr >> 5) & 0x7;
  119. switch (addr & 0x1F) {
  120. case PCI_POTAR:
  121. value = pci->pob[idx].potar;
  122. break;
  123. case PCI_POTEAR:
  124. value = pci->pob[idx].potear;
  125. break;
  126. case PCI_POWBAR:
  127. value = pci->pob[idx].powbar;
  128. break;
  129. case PCI_POWAR:
  130. value = pci->pob[idx].powar;
  131. break;
  132. default:
  133. break;
  134. }
  135. break;
  136. case PPCE500_PCI_IW3:
  137. case PPCE500_PCI_IW2:
  138. case PPCE500_PCI_IW1:
  139. idx = ((addr >> 5) & 0x3) - 1;
  140. switch (addr & 0x1F) {
  141. case PCI_PITAR:
  142. value = pci->pib[idx].pitar;
  143. break;
  144. case PCI_PIWBAR:
  145. value = pci->pib[idx].piwbar;
  146. break;
  147. case PCI_PIWBEAR:
  148. value = pci->pib[idx].piwbear;
  149. break;
  150. case PCI_PIWAR:
  151. value = pci->pib[idx].piwar;
  152. break;
  153. default:
  154. break;
  155. };
  156. break;
  157. case PPCE500_PCI_GASKET_TIMR:
  158. value = pci->gasket_time;
  159. break;
  160. default:
  161. break;
  162. }
  163. pci_debug("%s: win:%lx(addr:" HWADDR_FMT_plx ") -> value:%x\n", __func__,
  164. win, addr, value);
  165. return value;
  166. }
  167. /* DMA mapping */
  168. static void e500_update_piw(PPCE500PCIState *pci, int idx)
  169. {
  170. uint64_t tar = ((uint64_t)pci->pib[idx].pitar) << 12;
  171. uint64_t wbar = ((uint64_t)pci->pib[idx].piwbar) << 12;
  172. uint64_t war = pci->pib[idx].piwar;
  173. uint64_t size = 2ULL << (war & PIWAR_SZ_MASK);
  174. MemoryRegion *address_space_mem = get_system_memory();
  175. MemoryRegion *mem = &pci->pib[idx].mem;
  176. MemoryRegion *bm = &pci->bm;
  177. char *name;
  178. if (memory_region_is_mapped(mem)) {
  179. /* Before we modify anything, unmap and destroy the region */
  180. memory_region_del_subregion(bm, mem);
  181. object_unparent(OBJECT(mem));
  182. }
  183. if (!(war & PIWAR_EN)) {
  184. /* Not enabled, nothing to do */
  185. return;
  186. }
  187. name = g_strdup_printf("PCI Inbound Window %d", idx);
  188. memory_region_init_alias(mem, OBJECT(pci), name, address_space_mem, tar,
  189. size);
  190. memory_region_add_subregion_overlap(bm, wbar, mem, -1);
  191. g_free(name);
  192. pci_debug("%s: Added window of size=%#lx from PCI=%#lx to CPU=%#lx\n",
  193. __func__, size, wbar, tar);
  194. }
  195. /* BAR mapping */
  196. static void e500_update_pow(PPCE500PCIState *pci, int idx)
  197. {
  198. uint64_t tar = ((uint64_t)pci->pob[idx].potar) << 12;
  199. uint64_t wbar = ((uint64_t)pci->pob[idx].powbar) << 12;
  200. uint64_t war = pci->pob[idx].powar;
  201. uint64_t size = 2ULL << (war & PIWAR_SZ_MASK);
  202. MemoryRegion *mem = &pci->pob[idx].mem;
  203. MemoryRegion *address_space_mem = get_system_memory();
  204. char *name;
  205. if (memory_region_is_mapped(mem)) {
  206. /* Before we modify anything, unmap and destroy the region */
  207. memory_region_del_subregion(address_space_mem, mem);
  208. object_unparent(OBJECT(mem));
  209. }
  210. if (!(war & PIWAR_EN)) {
  211. /* Not enabled, nothing to do */
  212. return;
  213. }
  214. name = g_strdup_printf("PCI Outbound Window %d", idx);
  215. memory_region_init_alias(mem, OBJECT(pci), name, &pci->busmem, tar,
  216. size);
  217. memory_region_add_subregion(address_space_mem, wbar, mem);
  218. g_free(name);
  219. pci_debug("%s: Added window of size=%#lx from CPU=%#lx to PCI=%#lx\n",
  220. __func__, size, wbar, tar);
  221. }
  222. static void pci_reg_write4(void *opaque, hwaddr addr,
  223. uint64_t value, unsigned size)
  224. {
  225. PPCE500PCIState *pci = opaque;
  226. unsigned long win;
  227. int idx;
  228. win = addr & 0xfe0;
  229. pci_debug("%s: value:%x -> win:%lx(addr:" HWADDR_FMT_plx ")\n",
  230. __func__, (unsigned)value, win, addr);
  231. switch (win) {
  232. case PPCE500_PCI_OW1:
  233. case PPCE500_PCI_OW2:
  234. case PPCE500_PCI_OW3:
  235. case PPCE500_PCI_OW4:
  236. idx = (addr >> 5) & 0x7;
  237. switch (addr & 0x1F) {
  238. case PCI_POTAR:
  239. pci->pob[idx].potar = value;
  240. e500_update_pow(pci, idx);
  241. break;
  242. case PCI_POTEAR:
  243. pci->pob[idx].potear = value;
  244. e500_update_pow(pci, idx);
  245. break;
  246. case PCI_POWBAR:
  247. pci->pob[idx].powbar = value;
  248. e500_update_pow(pci, idx);
  249. break;
  250. case PCI_POWAR:
  251. pci->pob[idx].powar = value;
  252. e500_update_pow(pci, idx);
  253. break;
  254. default:
  255. break;
  256. };
  257. break;
  258. case PPCE500_PCI_IW3:
  259. case PPCE500_PCI_IW2:
  260. case PPCE500_PCI_IW1:
  261. idx = ((addr >> 5) & 0x3) - 1;
  262. switch (addr & 0x1F) {
  263. case PCI_PITAR:
  264. pci->pib[idx].pitar = value;
  265. e500_update_piw(pci, idx);
  266. break;
  267. case PCI_PIWBAR:
  268. pci->pib[idx].piwbar = value;
  269. e500_update_piw(pci, idx);
  270. break;
  271. case PCI_PIWBEAR:
  272. pci->pib[idx].piwbear = value;
  273. e500_update_piw(pci, idx);
  274. break;
  275. case PCI_PIWAR:
  276. pci->pib[idx].piwar = value;
  277. e500_update_piw(pci, idx);
  278. break;
  279. default:
  280. break;
  281. };
  282. break;
  283. case PPCE500_PCI_GASKET_TIMR:
  284. pci->gasket_time = value;
  285. break;
  286. default:
  287. break;
  288. };
  289. }
  290. static const MemoryRegionOps e500_pci_reg_ops = {
  291. .read = pci_reg_read4,
  292. .write = pci_reg_write4,
  293. .endianness = DEVICE_BIG_ENDIAN,
  294. };
  295. static int mpc85xx_pci_map_irq(PCIDevice *pci_dev, int pin)
  296. {
  297. int devno = PCI_SLOT(pci_dev->devfn);
  298. int ret;
  299. ret = ppce500_pci_map_irq_slot(devno, pin);
  300. pci_debug("%s: devfn %x irq %d -> %d devno:%x\n", __func__,
  301. pci_dev->devfn, pin, ret, devno);
  302. return ret;
  303. }
  304. static void mpc85xx_pci_set_irq(void *opaque, int pin, int level)
  305. {
  306. PPCE500PCIState *s = opaque;
  307. qemu_irq *pic = s->irq;
  308. pci_debug("%s: PCI irq %d, level:%d\n", __func__, pin , level);
  309. qemu_set_irq(pic[pin], level);
  310. }
  311. static PCIINTxRoute e500_route_intx_pin_to_irq(void *opaque, int pin)
  312. {
  313. PCIINTxRoute route;
  314. PPCE500PCIState *s = opaque;
  315. route.mode = PCI_INTX_ENABLED;
  316. route.irq = s->irq_num[pin];
  317. pci_debug("%s: PCI irq-pin = %d, irq_num= %d\n", __func__, pin, route.irq);
  318. return route;
  319. }
  320. static const VMStateDescription vmstate_pci_outbound = {
  321. .name = "pci_outbound",
  322. .version_id = 0,
  323. .minimum_version_id = 0,
  324. .fields = (const VMStateField[]) {
  325. VMSTATE_UINT32(potar, struct pci_outbound),
  326. VMSTATE_UINT32(potear, struct pci_outbound),
  327. VMSTATE_UINT32(powbar, struct pci_outbound),
  328. VMSTATE_UINT32(powar, struct pci_outbound),
  329. VMSTATE_END_OF_LIST()
  330. }
  331. };
  332. static const VMStateDescription vmstate_pci_inbound = {
  333. .name = "pci_inbound",
  334. .version_id = 0,
  335. .minimum_version_id = 0,
  336. .fields = (const VMStateField[]) {
  337. VMSTATE_UINT32(pitar, struct pci_inbound),
  338. VMSTATE_UINT32(piwbar, struct pci_inbound),
  339. VMSTATE_UINT32(piwbear, struct pci_inbound),
  340. VMSTATE_UINT32(piwar, struct pci_inbound),
  341. VMSTATE_END_OF_LIST()
  342. }
  343. };
  344. static const VMStateDescription vmstate_ppce500_pci = {
  345. .name = "ppce500_pci",
  346. .version_id = 1,
  347. .minimum_version_id = 1,
  348. .fields = (const VMStateField[]) {
  349. VMSTATE_STRUCT_ARRAY(pob, PPCE500PCIState, PPCE500_PCI_NR_POBS, 1,
  350. vmstate_pci_outbound, struct pci_outbound),
  351. VMSTATE_STRUCT_ARRAY(pib, PPCE500PCIState, PPCE500_PCI_NR_PIBS, 1,
  352. vmstate_pci_inbound, struct pci_inbound),
  353. VMSTATE_UINT32(gasket_time, PPCE500PCIState),
  354. VMSTATE_END_OF_LIST()
  355. }
  356. };
  357. static void e500_pcihost_bridge_realize(PCIDevice *d, Error **errp)
  358. {
  359. PPCE500PCIBridgeState *b = PPC_E500_PCI_BRIDGE(d);
  360. PPCE500CCSRState *ccsr = CCSR(
  361. object_resolve_path_component(qdev_get_machine(), "e500-ccsr"));
  362. memory_region_init_alias(&b->bar0, OBJECT(ccsr), "e500-pci-bar0", &ccsr->ccsr_space,
  363. 0, int128_get64(ccsr->ccsr_space.size));
  364. pci_register_bar(d, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &b->bar0);
  365. }
  366. static AddressSpace *e500_pcihost_set_iommu(PCIBus *bus, void *opaque,
  367. int devfn)
  368. {
  369. PPCE500PCIState *s = opaque;
  370. return &s->bm_as;
  371. }
  372. static const PCIIOMMUOps ppce500_iommu_ops = {
  373. .get_address_space = e500_pcihost_set_iommu,
  374. };
  375. static void e500_pcihost_realize(DeviceState *dev, Error **errp)
  376. {
  377. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  378. PCIHostState *h;
  379. PPCE500PCIState *s;
  380. PCIBus *b;
  381. int i;
  382. h = PCI_HOST_BRIDGE(dev);
  383. s = PPC_E500_PCI_HOST_BRIDGE(dev);
  384. for (i = 0; i < ARRAY_SIZE(s->irq); i++) {
  385. sysbus_init_irq(sbd, &s->irq[i]);
  386. }
  387. for (i = 0; i < PCI_NUM_PINS; i++) {
  388. s->irq_num[i] = s->first_pin_irq + i;
  389. }
  390. memory_region_init(&s->pio, OBJECT(s), "pci-pio", PCIE500_PCI_IOLEN);
  391. memory_region_init(&s->busmem, OBJECT(s), "pci bus memory", UINT64_MAX);
  392. /* PIO lives at the bottom of our bus space */
  393. memory_region_add_subregion_overlap(&s->busmem, 0, &s->pio, -2);
  394. b = pci_register_root_bus(dev, NULL, mpc85xx_pci_set_irq,
  395. mpc85xx_pci_map_irq, s, &s->busmem, &s->pio,
  396. PCI_DEVFN(s->first_slot, 0), 4, TYPE_PCI_BUS);
  397. h->bus = b;
  398. /* Set up PCI view of memory */
  399. memory_region_init(&s->bm, OBJECT(s), "bm-e500", UINT64_MAX);
  400. memory_region_add_subregion(&s->bm, 0x0, &s->busmem);
  401. address_space_init(&s->bm_as, &s->bm, "pci-bm");
  402. pci_setup_iommu(b, &ppce500_iommu_ops, s);
  403. pci_create_simple(b, 0, TYPE_PPC_E500_PCI_BRIDGE);
  404. memory_region_init(&s->container, OBJECT(h), "pci-container", PCIE500_ALL_SIZE);
  405. memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_be_ops, h,
  406. "pci-conf-idx", 4);
  407. memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops, h,
  408. "pci-conf-data", 4);
  409. memory_region_init_io(&s->iomem, OBJECT(s), &e500_pci_reg_ops, s,
  410. "pci.reg", PCIE500_REG_SIZE);
  411. memory_region_add_subregion(&s->container, PCIE500_CFGADDR, &h->conf_mem);
  412. memory_region_add_subregion(&s->container, PCIE500_CFGDATA, &h->data_mem);
  413. memory_region_add_subregion(&s->container, PCIE500_REG_BASE, &s->iomem);
  414. sysbus_init_mmio(sbd, &s->container);
  415. pci_bus_set_route_irq_fn(b, e500_route_intx_pin_to_irq);
  416. }
  417. static void e500_host_bridge_class_init(ObjectClass *klass, void *data)
  418. {
  419. DeviceClass *dc = DEVICE_CLASS(klass);
  420. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  421. k->realize = e500_pcihost_bridge_realize;
  422. k->vendor_id = PCI_VENDOR_ID_FREESCALE;
  423. k->device_id = PCI_DEVICE_ID_MPC8533E;
  424. k->class_id = PCI_CLASS_PROCESSOR_POWERPC;
  425. dc->desc = "Host bridge";
  426. /*
  427. * PCI-facing part of the host bridge, not usable without the
  428. * host-facing part, which can't be device_add'ed, yet.
  429. */
  430. dc->user_creatable = false;
  431. }
  432. static const Property pcihost_properties[] = {
  433. DEFINE_PROP_UINT32("first_slot", PPCE500PCIState, first_slot, 0x11),
  434. DEFINE_PROP_UINT32("first_pin_irq", PPCE500PCIState, first_pin_irq, 0x1),
  435. };
  436. static void e500_pcihost_class_init(ObjectClass *klass, void *data)
  437. {
  438. DeviceClass *dc = DEVICE_CLASS(klass);
  439. dc->realize = e500_pcihost_realize;
  440. set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
  441. device_class_set_props(dc, pcihost_properties);
  442. dc->vmsd = &vmstate_ppce500_pci;
  443. }
  444. static const TypeInfo e500_pci_types[] = {
  445. {
  446. .name = TYPE_PPC_E500_PCI_BRIDGE,
  447. .parent = TYPE_PCI_DEVICE,
  448. .instance_size = sizeof(PPCE500PCIBridgeState),
  449. .class_init = e500_host_bridge_class_init,
  450. .interfaces = (InterfaceInfo[]) {
  451. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  452. { },
  453. },
  454. },
  455. {
  456. .name = TYPE_PPC_E500_PCI_HOST_BRIDGE,
  457. .parent = TYPE_PCI_HOST_BRIDGE,
  458. .instance_size = sizeof(PPCE500PCIState),
  459. .class_init = e500_pcihost_class_init,
  460. },
  461. };
  462. DEFINE_TYPES(e500_pci_types)