opencores_eth.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773
  1. /*
  2. * OpenCores Ethernet MAC 10/100 + subset of
  3. * National Semiconductors DP83848C 10/100 PHY
  4. *
  5. * http://opencores.org/svnget,ethmac?file=%2Ftrunk%2F%2Fdoc%2Feth_speci.pdf
  6. * http://cache.national.com/ds/DP/DP83848C.pdf
  7. *
  8. * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
  9. * All rights reserved.
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions are met:
  13. * * Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * * Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * * Neither the name of the Open Source and Linux Lab nor the
  19. * names of its contributors may be used to endorse or promote products
  20. * derived from this software without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  26. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  27. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  28. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  29. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  31. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. */
  33. #include "qemu/osdep.h"
  34. #include "hw/irq.h"
  35. #include "hw/net/mii.h"
  36. #include "hw/qdev-properties.h"
  37. #include "hw/sysbus.h"
  38. #include "net/net.h"
  39. #include "qemu/module.h"
  40. #include "net/eth.h"
  41. #include "trace.h"
  42. #include "qom/object.h"
  43. /* RECSMALL is not used because it breaks tap networking in linux:
  44. * incoming ARP responses are too short
  45. */
  46. #undef USE_RECSMALL
  47. #define GET_FIELD(v, field) (((v) & (field)) >> (field ## _LBN))
  48. #define GET_REGBIT(s, reg, field) ((s)->regs[reg] & (reg ## _ ## field))
  49. #define GET_REGFIELD(s, reg, field) \
  50. GET_FIELD((s)->regs[reg], reg ## _ ## field)
  51. #define SET_FIELD(v, field, data) \
  52. ((v) = (((v) & ~(field)) | (((data) << (field ## _LBN)) & (field))))
  53. #define SET_REGFIELD(s, reg, field, data) \
  54. SET_FIELD((s)->regs[reg], reg ## _ ## field, data)
  55. /* PHY MII registers */
  56. enum {
  57. MII_REG_MAX = 16,
  58. };
  59. typedef struct Mii {
  60. uint16_t regs[MII_REG_MAX];
  61. bool link_ok;
  62. } Mii;
  63. static void mii_set_link(Mii *s, bool link_ok)
  64. {
  65. if (link_ok) {
  66. s->regs[MII_BMSR] |= MII_BMSR_LINK_ST;
  67. s->regs[MII_ANLPAR] |= MII_ANLPAR_TXFD | MII_ANLPAR_TX |
  68. MII_ANLPAR_10FD | MII_ANLPAR_10 | MII_ANLPAR_CSMACD;
  69. } else {
  70. s->regs[MII_BMSR] &= ~MII_BMSR_LINK_ST;
  71. s->regs[MII_ANLPAR] &= 0x01ff;
  72. }
  73. s->link_ok = link_ok;
  74. }
  75. static void mii_reset(Mii *s)
  76. {
  77. memset(s->regs, 0, sizeof(s->regs));
  78. s->regs[MII_BMCR] = MII_BMCR_AUTOEN;
  79. s->regs[MII_BMSR] = MII_BMSR_100TX_FD | MII_BMSR_100TX_HD |
  80. MII_BMSR_10T_FD | MII_BMSR_10T_HD | MII_BMSR_MFPS |
  81. MII_BMSR_AN_COMP | MII_BMSR_AUTONEG;
  82. s->regs[MII_PHYID1] = 0x2000;
  83. s->regs[MII_PHYID2] = 0x5c90;
  84. s->regs[MII_ANAR] = MII_ANAR_TXFD | MII_ANAR_TX |
  85. MII_ANAR_10FD | MII_ANAR_10 | MII_ANAR_CSMACD;
  86. mii_set_link(s, s->link_ok);
  87. }
  88. static void mii_ro(Mii *s, uint16_t v)
  89. {
  90. }
  91. static void mii_write_bmcr(Mii *s, uint16_t v)
  92. {
  93. if (v & MII_BMCR_RESET) {
  94. mii_reset(s);
  95. } else {
  96. s->regs[MII_BMCR] = v;
  97. }
  98. }
  99. static void mii_write_host(Mii *s, unsigned idx, uint16_t v)
  100. {
  101. static void (*reg_write[MII_REG_MAX])(Mii *s, uint16_t v) = {
  102. [MII_BMCR] = mii_write_bmcr,
  103. [MII_BMSR] = mii_ro,
  104. [MII_PHYID1] = mii_ro,
  105. [MII_PHYID2] = mii_ro,
  106. };
  107. if (idx < MII_REG_MAX) {
  108. trace_open_eth_mii_write(idx, v);
  109. if (reg_write[idx]) {
  110. reg_write[idx](s, v);
  111. } else {
  112. s->regs[idx] = v;
  113. }
  114. }
  115. }
  116. static uint16_t mii_read_host(Mii *s, unsigned idx)
  117. {
  118. trace_open_eth_mii_read(idx, s->regs[idx]);
  119. return s->regs[idx];
  120. }
  121. /* OpenCores Ethernet registers */
  122. enum {
  123. MODER,
  124. INT_SOURCE,
  125. INT_MASK,
  126. IPGT,
  127. IPGR1,
  128. IPGR2,
  129. PACKETLEN,
  130. COLLCONF,
  131. TX_BD_NUM,
  132. CTRLMODER,
  133. MIIMODER,
  134. MIICOMMAND,
  135. MIIADDRESS,
  136. MIITX_DATA,
  137. MIIRX_DATA,
  138. MIISTATUS,
  139. MAC_ADDR0,
  140. MAC_ADDR1,
  141. HASH0,
  142. HASH1,
  143. TXCTRL,
  144. REG_MAX,
  145. };
  146. enum {
  147. MODER_RECSMALL = 0x10000,
  148. MODER_PAD = 0x8000,
  149. MODER_HUGEN = 0x4000,
  150. MODER_RST = 0x800,
  151. MODER_LOOPBCK = 0x80,
  152. MODER_PRO = 0x20,
  153. MODER_IAM = 0x10,
  154. MODER_BRO = 0x8,
  155. MODER_TXEN = 0x2,
  156. MODER_RXEN = 0x1,
  157. };
  158. enum {
  159. INT_SOURCE_BUSY = 0x10,
  160. INT_SOURCE_RXB = 0x4,
  161. INT_SOURCE_TXB = 0x1,
  162. };
  163. enum {
  164. PACKETLEN_MINFL = 0xffff0000,
  165. PACKETLEN_MINFL_LBN = 16,
  166. PACKETLEN_MAXFL = 0xffff,
  167. PACKETLEN_MAXFL_LBN = 0,
  168. };
  169. enum {
  170. MIICOMMAND_WCTRLDATA = 0x4,
  171. MIICOMMAND_RSTAT = 0x2,
  172. MIICOMMAND_SCANSTAT = 0x1,
  173. };
  174. enum {
  175. MIIADDRESS_RGAD = 0x1f00,
  176. MIIADDRESS_RGAD_LBN = 8,
  177. MIIADDRESS_FIAD = 0x1f,
  178. MIIADDRESS_FIAD_LBN = 0,
  179. };
  180. enum {
  181. MIITX_DATA_CTRLDATA = 0xffff,
  182. MIITX_DATA_CTRLDATA_LBN = 0,
  183. };
  184. enum {
  185. MIIRX_DATA_PRSD = 0xffff,
  186. MIIRX_DATA_PRSD_LBN = 0,
  187. };
  188. enum {
  189. MIISTATUS_LINKFAIL = 0x1,
  190. MIISTATUS_LINKFAIL_LBN = 0,
  191. };
  192. enum {
  193. MAC_ADDR0_BYTE2 = 0xff000000,
  194. MAC_ADDR0_BYTE2_LBN = 24,
  195. MAC_ADDR0_BYTE3 = 0xff0000,
  196. MAC_ADDR0_BYTE3_LBN = 16,
  197. MAC_ADDR0_BYTE4 = 0xff00,
  198. MAC_ADDR0_BYTE4_LBN = 8,
  199. MAC_ADDR0_BYTE5 = 0xff,
  200. MAC_ADDR0_BYTE5_LBN = 0,
  201. };
  202. enum {
  203. MAC_ADDR1_BYTE0 = 0xff00,
  204. MAC_ADDR1_BYTE0_LBN = 8,
  205. MAC_ADDR1_BYTE1 = 0xff,
  206. MAC_ADDR1_BYTE1_LBN = 0,
  207. };
  208. enum {
  209. TXD_LEN = 0xffff0000,
  210. TXD_LEN_LBN = 16,
  211. TXD_RD = 0x8000,
  212. TXD_IRQ = 0x4000,
  213. TXD_WR = 0x2000,
  214. TXD_PAD = 0x1000,
  215. TXD_CRC = 0x800,
  216. TXD_UR = 0x100,
  217. TXD_RTRY = 0xf0,
  218. TXD_RTRY_LBN = 4,
  219. TXD_RL = 0x8,
  220. TXD_LC = 0x4,
  221. TXD_DF = 0x2,
  222. TXD_CS = 0x1,
  223. };
  224. enum {
  225. RXD_LEN = 0xffff0000,
  226. RXD_LEN_LBN = 16,
  227. RXD_E = 0x8000,
  228. RXD_IRQ = 0x4000,
  229. RXD_WRAP = 0x2000,
  230. RXD_CF = 0x100,
  231. RXD_M = 0x80,
  232. RXD_OR = 0x40,
  233. RXD_IS = 0x20,
  234. RXD_DN = 0x10,
  235. RXD_TL = 0x8,
  236. RXD_SF = 0x4,
  237. RXD_CRC = 0x2,
  238. RXD_LC = 0x1,
  239. };
  240. typedef struct desc {
  241. uint32_t len_flags;
  242. uint32_t buf_ptr;
  243. } desc;
  244. #define DEFAULT_PHY 1
  245. #define TYPE_OPEN_ETH "open_eth"
  246. OBJECT_DECLARE_SIMPLE_TYPE(OpenEthState, OPEN_ETH)
  247. struct OpenEthState {
  248. SysBusDevice parent_obj;
  249. NICState *nic;
  250. NICConf conf;
  251. MemoryRegion reg_io;
  252. MemoryRegion desc_io;
  253. qemu_irq irq;
  254. Mii mii;
  255. uint32_t regs[REG_MAX];
  256. unsigned tx_desc;
  257. unsigned rx_desc;
  258. desc desc[128];
  259. };
  260. static desc *rx_desc(OpenEthState *s)
  261. {
  262. return s->desc + s->rx_desc;
  263. }
  264. static desc *tx_desc(OpenEthState *s)
  265. {
  266. return s->desc + s->tx_desc;
  267. }
  268. static void open_eth_update_irq(OpenEthState *s,
  269. uint32_t old, uint32_t new)
  270. {
  271. if (!old != !new) {
  272. trace_open_eth_update_irq(new);
  273. qemu_set_irq(s->irq, new);
  274. }
  275. }
  276. static void open_eth_int_source_write(OpenEthState *s,
  277. uint32_t val)
  278. {
  279. uint32_t old_val = s->regs[INT_SOURCE];
  280. s->regs[INT_SOURCE] = val;
  281. open_eth_update_irq(s, old_val & s->regs[INT_MASK],
  282. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  283. }
  284. static void open_eth_set_link_status(NetClientState *nc)
  285. {
  286. OpenEthState *s = qemu_get_nic_opaque(nc);
  287. if (GET_REGBIT(s, MIICOMMAND, SCANSTAT)) {
  288. SET_REGFIELD(s, MIISTATUS, LINKFAIL, nc->link_down);
  289. }
  290. mii_set_link(&s->mii, !nc->link_down);
  291. }
  292. static void open_eth_reset(void *opaque)
  293. {
  294. OpenEthState *s = opaque;
  295. memset(s->regs, 0, sizeof(s->regs));
  296. s->regs[MODER] = 0xa000;
  297. s->regs[IPGT] = 0x12;
  298. s->regs[IPGR1] = 0xc;
  299. s->regs[IPGR2] = 0x12;
  300. s->regs[PACKETLEN] = 0x400600;
  301. s->regs[COLLCONF] = 0xf003f;
  302. s->regs[TX_BD_NUM] = 0x40;
  303. s->regs[MIIMODER] = 0x64;
  304. s->tx_desc = 0;
  305. s->rx_desc = 0x40;
  306. mii_reset(&s->mii);
  307. open_eth_set_link_status(qemu_get_queue(s->nic));
  308. }
  309. static bool open_eth_can_receive(NetClientState *nc)
  310. {
  311. OpenEthState *s = qemu_get_nic_opaque(nc);
  312. return GET_REGBIT(s, MODER, RXEN) && (s->regs[TX_BD_NUM] < 0x80);
  313. }
  314. static ssize_t open_eth_receive(NetClientState *nc,
  315. const uint8_t *buf, size_t size)
  316. {
  317. OpenEthState *s = qemu_get_nic_opaque(nc);
  318. size_t maxfl = GET_REGFIELD(s, PACKETLEN, MAXFL);
  319. size_t minfl = GET_REGFIELD(s, PACKETLEN, MINFL);
  320. size_t fcsl = 4;
  321. bool miss = true;
  322. trace_open_eth_receive((unsigned)size);
  323. if (size >= 6) {
  324. static const uint8_t bcast_addr[] = {
  325. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  326. };
  327. if (memcmp(buf, bcast_addr, sizeof(bcast_addr)) == 0) {
  328. miss = GET_REGBIT(s, MODER, BRO);
  329. } else if ((buf[0] & 0x1) || GET_REGBIT(s, MODER, IAM)) {
  330. unsigned mcast_idx = net_crc32(buf, ETH_ALEN) >> 26;
  331. miss = !(s->regs[HASH0 + mcast_idx / 32] &
  332. (1 << (mcast_idx % 32)));
  333. trace_open_eth_receive_mcast(
  334. mcast_idx, s->regs[HASH0], s->regs[HASH1]);
  335. } else {
  336. miss = GET_REGFIELD(s, MAC_ADDR1, BYTE0) != buf[0] ||
  337. GET_REGFIELD(s, MAC_ADDR1, BYTE1) != buf[1] ||
  338. GET_REGFIELD(s, MAC_ADDR0, BYTE2) != buf[2] ||
  339. GET_REGFIELD(s, MAC_ADDR0, BYTE3) != buf[3] ||
  340. GET_REGFIELD(s, MAC_ADDR0, BYTE4) != buf[4] ||
  341. GET_REGFIELD(s, MAC_ADDR0, BYTE5) != buf[5];
  342. }
  343. }
  344. if (miss && !GET_REGBIT(s, MODER, PRO)) {
  345. trace_open_eth_receive_reject();
  346. return size;
  347. }
  348. #ifdef USE_RECSMALL
  349. if (GET_REGBIT(s, MODER, RECSMALL) || size >= minfl) {
  350. #else
  351. {
  352. #endif
  353. static const uint8_t zero[64] = {0};
  354. desc *desc = rx_desc(s);
  355. size_t copy_size = GET_REGBIT(s, MODER, HUGEN) ? 65536 : maxfl;
  356. if (!(desc->len_flags & RXD_E)) {
  357. open_eth_int_source_write(s,
  358. s->regs[INT_SOURCE] | INT_SOURCE_BUSY);
  359. return size;
  360. }
  361. desc->len_flags &= ~(RXD_CF | RXD_M | RXD_OR |
  362. RXD_IS | RXD_DN | RXD_TL | RXD_SF | RXD_CRC | RXD_LC);
  363. if (copy_size > size) {
  364. copy_size = size;
  365. } else {
  366. fcsl = 0;
  367. }
  368. if (miss) {
  369. desc->len_flags |= RXD_M;
  370. }
  371. if (GET_REGBIT(s, MODER, HUGEN) && size > maxfl) {
  372. desc->len_flags |= RXD_TL;
  373. }
  374. #ifdef USE_RECSMALL
  375. if (size < minfl) {
  376. desc->len_flags |= RXD_SF;
  377. }
  378. #endif
  379. cpu_physical_memory_write(desc->buf_ptr, buf, copy_size);
  380. if (GET_REGBIT(s, MODER, PAD) && copy_size < minfl) {
  381. if (minfl - copy_size > fcsl) {
  382. fcsl = 0;
  383. } else {
  384. fcsl -= minfl - copy_size;
  385. }
  386. while (copy_size < minfl) {
  387. size_t zero_sz = minfl - copy_size < sizeof(zero) ?
  388. minfl - copy_size : sizeof(zero);
  389. cpu_physical_memory_write(desc->buf_ptr + copy_size,
  390. zero, zero_sz);
  391. copy_size += zero_sz;
  392. }
  393. }
  394. /* There's no FCS in the frames handed to us by the QEMU, zero fill it.
  395. * Don't do it if the frame is cut at the MAXFL or padded with 4 or
  396. * more bytes to the MINFL.
  397. */
  398. cpu_physical_memory_write(desc->buf_ptr + copy_size, zero, fcsl);
  399. copy_size += fcsl;
  400. SET_FIELD(desc->len_flags, RXD_LEN, copy_size);
  401. if ((desc->len_flags & RXD_WRAP) || s->rx_desc == 0x7f) {
  402. s->rx_desc = s->regs[TX_BD_NUM];
  403. } else {
  404. ++s->rx_desc;
  405. }
  406. desc->len_flags &= ~RXD_E;
  407. trace_open_eth_receive_desc(desc->buf_ptr, desc->len_flags);
  408. if (desc->len_flags & RXD_IRQ) {
  409. open_eth_int_source_write(s,
  410. s->regs[INT_SOURCE] | INT_SOURCE_RXB);
  411. }
  412. }
  413. return size;
  414. }
  415. static NetClientInfo net_open_eth_info = {
  416. .type = NET_CLIENT_DRIVER_NIC,
  417. .size = sizeof(NICState),
  418. .can_receive = open_eth_can_receive,
  419. .receive = open_eth_receive,
  420. .link_status_changed = open_eth_set_link_status,
  421. };
  422. static void open_eth_start_xmit(OpenEthState *s, desc *tx)
  423. {
  424. uint8_t *buf = NULL;
  425. uint8_t buffer[0x600];
  426. unsigned len = GET_FIELD(tx->len_flags, TXD_LEN);
  427. unsigned tx_len = len;
  428. if ((tx->len_flags & TXD_PAD) &&
  429. tx_len < GET_REGFIELD(s, PACKETLEN, MINFL)) {
  430. tx_len = GET_REGFIELD(s, PACKETLEN, MINFL);
  431. }
  432. if (!GET_REGBIT(s, MODER, HUGEN) &&
  433. tx_len > GET_REGFIELD(s, PACKETLEN, MAXFL)) {
  434. tx_len = GET_REGFIELD(s, PACKETLEN, MAXFL);
  435. }
  436. trace_open_eth_start_xmit(tx->buf_ptr, len, tx_len);
  437. if (tx_len > sizeof(buffer)) {
  438. buf = g_new(uint8_t, tx_len);
  439. } else {
  440. buf = buffer;
  441. }
  442. if (len > tx_len) {
  443. len = tx_len;
  444. }
  445. cpu_physical_memory_read(tx->buf_ptr, buf, len);
  446. if (tx_len > len) {
  447. memset(buf + len, 0, tx_len - len);
  448. }
  449. qemu_send_packet(qemu_get_queue(s->nic), buf, tx_len);
  450. if (tx_len > sizeof(buffer)) {
  451. g_free(buf);
  452. }
  453. if (tx->len_flags & TXD_WR) {
  454. s->tx_desc = 0;
  455. } else {
  456. ++s->tx_desc;
  457. if (s->tx_desc >= s->regs[TX_BD_NUM]) {
  458. s->tx_desc = 0;
  459. }
  460. }
  461. tx->len_flags &= ~(TXD_RD | TXD_UR |
  462. TXD_RTRY | TXD_RL | TXD_LC | TXD_DF | TXD_CS);
  463. if (tx->len_flags & TXD_IRQ) {
  464. open_eth_int_source_write(s, s->regs[INT_SOURCE] | INT_SOURCE_TXB);
  465. }
  466. }
  467. static void open_eth_check_start_xmit(OpenEthState *s)
  468. {
  469. desc *tx = tx_desc(s);
  470. if (GET_REGBIT(s, MODER, TXEN) && s->regs[TX_BD_NUM] > 0 &&
  471. (tx->len_flags & TXD_RD) &&
  472. GET_FIELD(tx->len_flags, TXD_LEN) > 4) {
  473. open_eth_start_xmit(s, tx);
  474. }
  475. }
  476. static uint64_t open_eth_reg_read(void *opaque,
  477. hwaddr addr, unsigned int size)
  478. {
  479. static uint32_t (*reg_read[REG_MAX])(OpenEthState *s) = {
  480. };
  481. OpenEthState *s = opaque;
  482. unsigned idx = addr / 4;
  483. uint64_t v = 0;
  484. if (idx < REG_MAX) {
  485. if (reg_read[idx]) {
  486. v = reg_read[idx](s);
  487. } else {
  488. v = s->regs[idx];
  489. }
  490. }
  491. trace_open_eth_reg_read((uint32_t)addr, (uint32_t)v);
  492. return v;
  493. }
  494. static void open_eth_notify_can_receive(OpenEthState *s)
  495. {
  496. NetClientState *nc = qemu_get_queue(s->nic);
  497. if (open_eth_can_receive(nc)) {
  498. qemu_flush_queued_packets(nc);
  499. }
  500. }
  501. static void open_eth_ro(OpenEthState *s, uint32_t val)
  502. {
  503. }
  504. static void open_eth_moder_host_write(OpenEthState *s, uint32_t val)
  505. {
  506. uint32_t set = val & ~s->regs[MODER];
  507. if (set & MODER_RST) {
  508. open_eth_reset(s);
  509. }
  510. s->regs[MODER] = val;
  511. if (set & MODER_RXEN) {
  512. s->rx_desc = s->regs[TX_BD_NUM];
  513. open_eth_notify_can_receive(s);
  514. }
  515. if (set & MODER_TXEN) {
  516. s->tx_desc = 0;
  517. open_eth_check_start_xmit(s);
  518. }
  519. }
  520. static void open_eth_int_source_host_write(OpenEthState *s, uint32_t val)
  521. {
  522. uint32_t old = s->regs[INT_SOURCE];
  523. s->regs[INT_SOURCE] &= ~val;
  524. open_eth_update_irq(s, old & s->regs[INT_MASK],
  525. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  526. }
  527. static void open_eth_int_mask_host_write(OpenEthState *s, uint32_t val)
  528. {
  529. uint32_t old = s->regs[INT_MASK];
  530. s->regs[INT_MASK] = val;
  531. open_eth_update_irq(s, s->regs[INT_SOURCE] & old,
  532. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  533. }
  534. static void open_eth_tx_bd_num_host_write(OpenEthState *s, uint32_t val)
  535. {
  536. if (val < 0x80) {
  537. bool enable = s->regs[TX_BD_NUM] == 0x80;
  538. s->regs[TX_BD_NUM] = val;
  539. if (enable) {
  540. open_eth_notify_can_receive(s);
  541. }
  542. }
  543. }
  544. static void open_eth_mii_command_host_write(OpenEthState *s, uint32_t val)
  545. {
  546. unsigned fiad = GET_REGFIELD(s, MIIADDRESS, FIAD);
  547. unsigned rgad = GET_REGFIELD(s, MIIADDRESS, RGAD);
  548. if (val & MIICOMMAND_WCTRLDATA) {
  549. if (fiad == DEFAULT_PHY) {
  550. mii_write_host(&s->mii, rgad,
  551. GET_REGFIELD(s, MIITX_DATA, CTRLDATA));
  552. }
  553. }
  554. if (val & MIICOMMAND_RSTAT) {
  555. if (fiad == DEFAULT_PHY) {
  556. SET_REGFIELD(s, MIIRX_DATA, PRSD,
  557. mii_read_host(&s->mii, rgad));
  558. } else {
  559. s->regs[MIIRX_DATA] = 0xffff;
  560. }
  561. SET_REGFIELD(s, MIISTATUS, LINKFAIL, qemu_get_queue(s->nic)->link_down);
  562. }
  563. }
  564. static void open_eth_mii_tx_host_write(OpenEthState *s, uint32_t val)
  565. {
  566. SET_REGFIELD(s, MIITX_DATA, CTRLDATA, val);
  567. if (GET_REGFIELD(s, MIIADDRESS, FIAD) == DEFAULT_PHY) {
  568. mii_write_host(&s->mii, GET_REGFIELD(s, MIIADDRESS, RGAD),
  569. GET_REGFIELD(s, MIITX_DATA, CTRLDATA));
  570. }
  571. }
  572. static void open_eth_reg_write(void *opaque,
  573. hwaddr addr, uint64_t val, unsigned int size)
  574. {
  575. static void (*reg_write[REG_MAX])(OpenEthState *s, uint32_t val) = {
  576. [MODER] = open_eth_moder_host_write,
  577. [INT_SOURCE] = open_eth_int_source_host_write,
  578. [INT_MASK] = open_eth_int_mask_host_write,
  579. [TX_BD_NUM] = open_eth_tx_bd_num_host_write,
  580. [MIICOMMAND] = open_eth_mii_command_host_write,
  581. [MIITX_DATA] = open_eth_mii_tx_host_write,
  582. [MIISTATUS] = open_eth_ro,
  583. };
  584. OpenEthState *s = opaque;
  585. unsigned idx = addr / 4;
  586. if (idx < REG_MAX) {
  587. trace_open_eth_reg_write((uint32_t)addr, (uint32_t)val);
  588. if (reg_write[idx]) {
  589. reg_write[idx](s, val);
  590. } else {
  591. s->regs[idx] = val;
  592. }
  593. }
  594. }
  595. static uint64_t open_eth_desc_read(void *opaque,
  596. hwaddr addr, unsigned int size)
  597. {
  598. OpenEthState *s = opaque;
  599. uint64_t v = 0;
  600. addr &= 0x3ff;
  601. memcpy(&v, (uint8_t *)s->desc + addr, size);
  602. trace_open_eth_desc_read((uint32_t)addr, (uint32_t)v);
  603. return v;
  604. }
  605. static void open_eth_desc_write(void *opaque,
  606. hwaddr addr, uint64_t val, unsigned int size)
  607. {
  608. OpenEthState *s = opaque;
  609. addr &= 0x3ff;
  610. trace_open_eth_desc_write((uint32_t)addr, (uint32_t)val);
  611. memcpy((uint8_t *)s->desc + addr, &val, size);
  612. open_eth_check_start_xmit(s);
  613. }
  614. static const MemoryRegionOps open_eth_reg_ops = {
  615. .read = open_eth_reg_read,
  616. .write = open_eth_reg_write,
  617. };
  618. static const MemoryRegionOps open_eth_desc_ops = {
  619. .read = open_eth_desc_read,
  620. .write = open_eth_desc_write,
  621. };
  622. static void sysbus_open_eth_realize(DeviceState *dev, Error **errp)
  623. {
  624. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  625. OpenEthState *s = OPEN_ETH(dev);
  626. memory_region_init_io(&s->reg_io, OBJECT(dev), &open_eth_reg_ops, s,
  627. "open_eth.regs", 0x54);
  628. sysbus_init_mmio(sbd, &s->reg_io);
  629. memory_region_init_io(&s->desc_io, OBJECT(dev), &open_eth_desc_ops, s,
  630. "open_eth.desc", 0x400);
  631. sysbus_init_mmio(sbd, &s->desc_io);
  632. sysbus_init_irq(sbd, &s->irq);
  633. s->nic = qemu_new_nic(&net_open_eth_info, &s->conf,
  634. object_get_typename(OBJECT(s)), dev->id,
  635. &dev->mem_reentrancy_guard, s);
  636. }
  637. static void qdev_open_eth_reset(DeviceState *dev)
  638. {
  639. OpenEthState *d = OPEN_ETH(dev);
  640. open_eth_reset(d);
  641. }
  642. static const Property open_eth_properties[] = {
  643. DEFINE_NIC_PROPERTIES(OpenEthState, conf),
  644. };
  645. static void open_eth_class_init(ObjectClass *klass, void *data)
  646. {
  647. DeviceClass *dc = DEVICE_CLASS(klass);
  648. dc->realize = sysbus_open_eth_realize;
  649. set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
  650. dc->desc = "Opencores 10/100 Mbit Ethernet";
  651. device_class_set_legacy_reset(dc, qdev_open_eth_reset);
  652. device_class_set_props(dc, open_eth_properties);
  653. }
  654. static const TypeInfo open_eth_info = {
  655. .name = TYPE_OPEN_ETH,
  656. .parent = TYPE_SYS_BUS_DEVICE,
  657. .instance_size = sizeof(OpenEthState),
  658. .class_init = open_eth_class_init,
  659. };
  660. static void open_eth_register_types(void)
  661. {
  662. type_register_static(&open_eth_info);
  663. }
  664. type_init(open_eth_register_types)